ADSP-2126x SHARC Processor Hardware Reference
A-113
Registers Reference
Parallel Port DMA External Modifier
Address Register (EMPP)
This register’s address is 0x1811. This 2-bit register contains the external
memory DMA address modifier. It supports only +1, 0, -1.
Parallel Port DMA External Word
Count Register (ECPP)
This register’s address is 0x1812. This 24-bit register contains the number
of words in external memory to be transferred via DMA.
Signal Routing Unit Registers
The Digital Audio Interface (DAI) is comprised of a group of peripherals
and the signal routing unit (SRU).
The SRU is a matrix routing unit that enables the peripherals provided by
the DAI and serial ports to be interconnected under software control. This
removes the limitations associated with hard-wiring audio or other periph-
erals to each other and to the rest of the processor. The SRU allows the
programs to make optimal use of the peripherals for a wide variety of
applications. This flexibility enables a much larger set of algorithms than
would be possible with non-configurable signal paths.
The SRU provides groups of control registers, described in the sections
that follow. The registers define the interconnections between the func-
tional modules within the DAI as well as to the core and to the pins. The
SRU is a series of multiplexers that connect the:
• serial ports,
SPORT[5:0]
• input data port, (IDP)
IDP[7:0]
including the parallel data acquisi-
tion port pins and their output enable drivers:
DAI_PB[20:1]
• precision clock generators, (
PCG_CTLA_1
and
PCG_CTLB_1
)
Summary of Contents for ADSP-21261 SHARC
Page 30: ...Contents xxx ADSP 2126x SHARC Processor Hardware Reference ...
Page 40: ...Register Diagram Conventions xl ADSP 2126x SHARC Processor Hardware Reference ...
Page 58: ...Differences From Previous SHARCs 1 18 ADSP 2126x SHARC Processor Hardware Reference ...
Page 112: ...Secondary Processing Element PEy 2 54 ADSP 2126x SHARC Processor Hardware Reference ...
Page 178: ...Summary 3 66 ADSP 2126x SHARC Processor Hardware Reference ...
Page 204: ...DAG Instruction Summary 4 26 ADSP 2126x SHARC Processor Hardware Reference ...
Page 322: ...Setting Up DMA 7 32 ADSP 2126x SHARC Processor Hardware Reference ...
Page 436: ...SPORT Programming Examples 9 86 ADSP 2126x SHARC Processor Hardware Reference ...
Page 521: ...ADSP 2126x SHARC Processor Hardware Reference 11 31 Input Data Port rts IDP_ISR end ...
Page 522: ...Input Data Port Programming Example 11 32 ADSP 2126x SHARC Processor Hardware Reference ...
Page 590: ...Timer Programming Examples 14 20 ADSP 2126x SHARC Processor Hardware Reference ...
Page 796: ...I O Processor Registers A 174 ADSP 2126x SHARC Processor Hardware Reference ...
Page 800: ...B 4 ADSP 2126x SHARC Processor Core Manual ...
Page 846: ...Index I 36 ADSP 2126x SHARC Processor Hardware Reference ...