
ADSP-2126x SHARC Processor Hardware Reference
7-5
I/O Processor
A channel interrupt mask in the
IMASK
,
LIRPTL
,
DAI_IRPTL_PRI
,
DAI_IRPTL_RE
, and
DAI_IRPTL_FE
registers determines whether a latched
interrupt is to be serviced or not. When an interrupt is masked, it is
latched but not serviced.
By clearing a channel’s
PCI
bit during chained DMA, programs
mask the DMA complete interrupt for a DMA process within a
chained DMA sequence.
The I/O processor can also generate interrupts for I/O port operations
that do not use DMA. In this case, the I/O processor generates an inter-
rupt when data becomes available at the receive buffer or when the
transmit buffer is not full (when there is room for the core to write to the
buffer). Generating interrupts in this manner lets programs implement
interrupt-driven I/O under control of the processor core. Care is needed
because multiple interrupts can occur if several I/O ports transmit or
receive data in the same cycle.
Table 7-1. DMA Interrupt Vector Locations
Associated Register(s)
Bits
Vector
Address
Interrupt
Name
DMA
Channel
Data Buffer
IRPTL/IMASK
14
0x38
SP1I
0
RXSP1A, TXSP1A
LIRPTL
0
0x44
SP0I
2
RXSP0A, TXSP0A
IRPTL/IMASK
15
0x3C
SP3I
4
RXSP3A, TXSP3A
LIRPTL
1
0x48
SP2I
6
RXSP2A, TXSP2A
IRPTL/IMASK
16
0x40
SP5I
8
RXSP5A, TXSP5A
LIRPTL
2
0x4C
SP4I
10
RXSP4A, TXSP4A
IRPTL/IMASK
14
0x38
SP1I
1
RXSP1B, TXSP1B
LIRPTL
0
0x44
SP0I
3
RXSP0B, TXSP0B
IRPTL/IMASK
15
0x3C
SP3I
5
RXSP3B, TXSP3B
LIRPTL
1
0x48
SP2I
7
RXSP2B, TXSP2B
IRPTL/IMASK
16
0x40
SP5I
9
RXSP5B, TXSP5B
Summary of Contents for ADSP-21261 SHARC
Page 30: ...Contents xxx ADSP 2126x SHARC Processor Hardware Reference ...
Page 40: ...Register Diagram Conventions xl ADSP 2126x SHARC Processor Hardware Reference ...
Page 58: ...Differences From Previous SHARCs 1 18 ADSP 2126x SHARC Processor Hardware Reference ...
Page 112: ...Secondary Processing Element PEy 2 54 ADSP 2126x SHARC Processor Hardware Reference ...
Page 178: ...Summary 3 66 ADSP 2126x SHARC Processor Hardware Reference ...
Page 204: ...DAG Instruction Summary 4 26 ADSP 2126x SHARC Processor Hardware Reference ...
Page 322: ...Setting Up DMA 7 32 ADSP 2126x SHARC Processor Hardware Reference ...
Page 436: ...SPORT Programming Examples 9 86 ADSP 2126x SHARC Processor Hardware Reference ...
Page 521: ...ADSP 2126x SHARC Processor Hardware Reference 11 31 Input Data Port rts IDP_ISR end ...
Page 522: ...Input Data Port Programming Example 11 32 ADSP 2126x SHARC Processor Hardware Reference ...
Page 590: ...Timer Programming Examples 14 20 ADSP 2126x SHARC Processor Hardware Reference ...
Page 796: ...I O Processor Registers A 174 ADSP 2126x SHARC Processor Hardware Reference ...
Page 800: ...B 4 ADSP 2126x SHARC Processor Core Manual ...
Page 846: ...Index I 36 ADSP 2126x SHARC Processor Hardware Reference ...