G-6
ADSP-2126x SHARC Processor Core Manual
Interleaved data.
To take advantage of the DSP’s data accesses to 4- and
3-column locations, programs must adjust the interleaving of data into
(not necessarily sequential) memory locations to accommodate the mem-
ory access mode.
Internal memory space.
This space ranges from address 0x0000 0000
through 0x0005 3FFF (Normal word). Internal memory space refers to
the DSP’s on-chip SRAM and memory mapped registers.
Interrupts.
Subroutines in which a runtime event (not an instruction)
triggers the execution of the routine.
JTAG port.
This port supports the IEEE standard 1149.1 Joint Test
Action Group (JTAG) standard for system test. This standard defines a
method for serially scanning the I/O status of each component in a
system.
Jumps.
Program flow transfers permanently to another part of program
memory.
Length registers.
A length registers is a Data Address Generator (DAG)
register that sets up the range of addresses a circular buffer.
Level-sensitive interrupts.
The DSP detects this type of interrupt if the
signal input is low (active) when sampled on the rising edge of CLKIN.
Loops.
One sequence of instructions executes several times with zero
overhead.
McBSP, Multichannel buffered serial port.
See Serial port.
MCM, Multichannel mode.
See Multichannel mode on
.
Memory Access Modes.
The DSP supports Asynchronous external mem-
ory space. In asynchronous access mode, the DSP’s RD and WR strobes
change before CLKIN edge. In synchronous access mode, the DSP’s RD
and WR strobes change on CLKIN edge.
Summary of Contents for ADSP-21261 SHARC
Page 30: ...Contents xxx ADSP 2126x SHARC Processor Hardware Reference ...
Page 40: ...Register Diagram Conventions xl ADSP 2126x SHARC Processor Hardware Reference ...
Page 58: ...Differences From Previous SHARCs 1 18 ADSP 2126x SHARC Processor Hardware Reference ...
Page 112: ...Secondary Processing Element PEy 2 54 ADSP 2126x SHARC Processor Hardware Reference ...
Page 178: ...Summary 3 66 ADSP 2126x SHARC Processor Hardware Reference ...
Page 204: ...DAG Instruction Summary 4 26 ADSP 2126x SHARC Processor Hardware Reference ...
Page 322: ...Setting Up DMA 7 32 ADSP 2126x SHARC Processor Hardware Reference ...
Page 436: ...SPORT Programming Examples 9 86 ADSP 2126x SHARC Processor Hardware Reference ...
Page 521: ...ADSP 2126x SHARC Processor Hardware Reference 11 31 Input Data Port rts IDP_ISR end ...
Page 522: ...Input Data Port Programming Example 11 32 ADSP 2126x SHARC Processor Hardware Reference ...
Page 590: ...Timer Programming Examples 14 20 ADSP 2126x SHARC Processor Hardware Reference ...
Page 796: ...I O Processor Registers A 174 ADSP 2126x SHARC Processor Hardware Reference ...
Page 800: ...B 4 ADSP 2126x SHARC Processor Core Manual ...
Page 846: ...Index I 36 ADSP 2126x SHARC Processor Hardware Reference ...