
I/O Processor Registers
A-168
ADSP-2126x SHARC Processor Hardware Reference
The DAI Interrupt Controller is configured using three registers. Each of
the 32 interrupt lines can be independently configured to trigger based on
the incoming signal’s rising edge, falling edge, both or neither. Setting a
bit in the
DAI_IRPTL_RE
or
DAI_IRPTL_FE
registers enables the interrupt
level on the rising and falling edges, respectively.
The 32 interrupt signals within the DAI are mapped to two interrupt sig-
nals in the primary Interrupt Controller of the SHARC processor core.
The
DAI_IRPTL_PRI
register selects if the DAI interrupt is mapped to the
high priority or low priority core interrupt (1 = high priority, 0 = low
priority).
The
DAI_IRPTL_H
register is a read-only register that has bits set for every
DAI interrupt latched for the high priority core interrupt. The
DAI_IRPTL_L
register is a read-only register that has bits set for every DAI
interrupt latched for the low priority core interrupt. When a DAI inter-
rupt occurs, the low or high priority core ISR should query its
corresponding register to determine which of the 32 interrupt sources
requires service. When the
DAI_IRPTL_H
register is read, the high priority
latched interrupts are cleared. When the
DAI_IRPTL_L
register is read, the
low priority latched interrupts are cleared.
DMA, overflow, and greater than N interrupts can be sensed only
at rising edges. Falling edges are not used for these ten interrupts
(eight DMA, one overflow, and one FIFO valid data greater than
N).
The
IDP_FIFO_GTN_INT
interrupt is not cleared when the
DAI_IRPTL_H/L
registers are read. This interrupt is cleared automat-
ically when the situation that caused of the interrupt goes away.
Summary of Contents for ADSP-21261 SHARC
Page 30: ...Contents xxx ADSP 2126x SHARC Processor Hardware Reference ...
Page 40: ...Register Diagram Conventions xl ADSP 2126x SHARC Processor Hardware Reference ...
Page 58: ...Differences From Previous SHARCs 1 18 ADSP 2126x SHARC Processor Hardware Reference ...
Page 112: ...Secondary Processing Element PEy 2 54 ADSP 2126x SHARC Processor Hardware Reference ...
Page 178: ...Summary 3 66 ADSP 2126x SHARC Processor Hardware Reference ...
Page 204: ...DAG Instruction Summary 4 26 ADSP 2126x SHARC Processor Hardware Reference ...
Page 322: ...Setting Up DMA 7 32 ADSP 2126x SHARC Processor Hardware Reference ...
Page 436: ...SPORT Programming Examples 9 86 ADSP 2126x SHARC Processor Hardware Reference ...
Page 521: ...ADSP 2126x SHARC Processor Hardware Reference 11 31 Input Data Port rts IDP_ISR end ...
Page 522: ...Input Data Port Programming Example 11 32 ADSP 2126x SHARC Processor Hardware Reference ...
Page 590: ...Timer Programming Examples 14 20 ADSP 2126x SHARC Processor Hardware Reference ...
Page 796: ...I O Processor Registers A 174 ADSP 2126x SHARC Processor Hardware Reference ...
Page 800: ...B 4 ADSP 2126x SHARC Processor Core Manual ...
Page 846: ...Index I 36 ADSP 2126x SHARC Processor Hardware Reference ...