ADSP-2126x SHARC Processor Hardware Reference
A-23
Registers Reference
PEy Multiplier Result Registers (MSFx, MSBx)
The MSFx and MSBx registers are non memory-mapped. The PEy unit
has a primary or foreground (MSF) register and alternate or background
(MSB) results register. Fixed-point operations place 80-bit results in the
multiplier’s foreground MSF register or background MSB register,
depending on which is active. For more information on selecting the
Result register, see
“Alternate (Secondary) Data Registers” on page 2-40
.
For more information on result register fields, see
.
Program Memory Bus Exchange Register (PX)
The
PX
register is a non-memory-mapped, universal registers (
Ureg
only).
The PM Bus Exchange (
PX
) register permits data to flow between the PM
and DM data buses. The
PX
register can work as one 64-bit register or as
two 32-bit registers (
PX1
and
PX2
). The
PX1
register is the lower 32 bits of
the
PX
register and
PX2
is the upper 32 bits of
PX
. See the section
Data Bus Exchange” on page 5-6
for more information about the
PX
register.
Program Sequencer Registers
The DSP’s program sequencer registers direct the execution of instruc-
tions. These registers include support for the:
• Instruction pipeline
• Program and loop stacks
• Timer
• Interrupt mask and latch
Summary of Contents for ADSP-21261 SHARC
Page 30: ...Contents xxx ADSP 2126x SHARC Processor Hardware Reference ...
Page 40: ...Register Diagram Conventions xl ADSP 2126x SHARC Processor Hardware Reference ...
Page 58: ...Differences From Previous SHARCs 1 18 ADSP 2126x SHARC Processor Hardware Reference ...
Page 112: ...Secondary Processing Element PEy 2 54 ADSP 2126x SHARC Processor Hardware Reference ...
Page 178: ...Summary 3 66 ADSP 2126x SHARC Processor Hardware Reference ...
Page 204: ...DAG Instruction Summary 4 26 ADSP 2126x SHARC Processor Hardware Reference ...
Page 322: ...Setting Up DMA 7 32 ADSP 2126x SHARC Processor Hardware Reference ...
Page 436: ...SPORT Programming Examples 9 86 ADSP 2126x SHARC Processor Hardware Reference ...
Page 521: ...ADSP 2126x SHARC Processor Hardware Reference 11 31 Input Data Port rts IDP_ISR end ...
Page 522: ...Input Data Port Programming Example 11 32 ADSP 2126x SHARC Processor Hardware Reference ...
Page 590: ...Timer Programming Examples 14 20 ADSP 2126x SHARC Processor Hardware Reference ...
Page 796: ...I O Processor Registers A 174 ADSP 2126x SHARC Processor Hardware Reference ...
Page 800: ...B 4 ADSP 2126x SHARC Processor Core Manual ...
Page 846: ...Index I 36 ADSP 2126x SHARC Processor Hardware Reference ...