
ML62Q1000 Series User’s Manual
Appendix A Register List
FEUL62Q1000
A-4
Address
Name
Symbol
R/W
Size
Initial
value
Byte
Word
to
Reserved
-
-
R
8
0x00
0xF0AF
0xF0B0
RAM guard setting register 0
RAMGD
-
R/W
8
0x00
0xF0B1
to
Reserved
-
-
R
8
0x00
0xF0B3
0xF0B4
SFR guard setting register 0L
SFRGD0L
SFRGD0
R/W
8/16
0x00
0xF0B5
SFR guard setting register 0H
SFRGD0H
R/W
8
0x00
0xF0B6
SFR guard setting register 1L
SFRGD1L
SFRGD1
R/W
8/16
0x00
0xF0B7
SFR guard setting register 1H
SFRGD1H
R/W
8
0x00
0xF0B8
Reserved
-
-
R
8
0x00
0xF0B9
Reserved
-
-
R
8
0x00
0xF0BA
SA-ADC test mode
SADTMOD
-
R/W
8
0x00
0xF0BB
Reserved
-
-
R
8
0x00
0xF0BC
RAM parity setting register
RASFMOD
-
R/W
8
0x00
0xF0BD
Reserved
-
-
R
8
0x00
0xF0BE
Communication test setting register 0L
COMFT0L
COMFT0
R/W
8/16
0x00
0xF0BF
Communication test setting register 0H
COMFT0H
R/W
8
0x00
0xF0C0
Buzzer 0 control register
BZ0CON
-
R/W
8
0x00
0xF0C1
Reserved
-
-
R
8
0x00
0xF0C2
Buzzer 0 mode register L
BZ0MODL
BZ0MOD
R/W
8/16
0x00
0xF0C3
Buzzer 0 mode register H
BZ0MODH
R/W
8
0x00
0xF0C4
Clock Backup Test Mode Acceptor
FBTACP
-
W
8
0x00
0xF0C5
Reserved
-
-
R
8
0x00
0xF0C6
Clock Backup Test Mode register
FBTCON
-
R/W
8
0x00
0xF0C7
Reserved
-
-
R
8
0x00
0xF0C8
Simplified RTC Acceptor
SRTCACP
-
W
8
0x00
0xF0C9
Reserved
-
-
R
8
0x00
0xF0CA
Simplified RTC Minute/Second Counter
SRTCSEC
SRTCMAS
R/W
8/16
0x00
0xF0CB
SRTCMIN
-
R/W
8
0x80
0xF0CC
Simplified RTC Control Register
SRTCCON
-
R/W
8
0x00
0xF0CD
to
Reserved
-
-
R
8
0x00
0xF0CF
0xF0D0
Automatic CRC Calculation Start Address
Setting Register L
CRCSADL
CRCSAD
R/W
8/16
0x00
0xF0D1
Automatic CRC Calculation Start Address
Setting Register H
CRCSADH
R/W
8
0x00
0xF0D2
Automatic CRC Calculation End Address
Setting Register L
CRCEADL
CRCEAD
R/W
8/16
0xFC
0xF0D3
Automatic CRC Calculation End Address
Setting Register H
CRCEADH
R/W
8
0xFF
0xF0D4
Automatic CRC Calculation Start Segment
Setting Register
CRCSSEG
-
R/W
8
0x00
0xF0D5
Reserved
-
-
R
8
0x00
0xF0D6
Automatic CRC Calculation End Segment
Setting Register
CRCESEG
-
R/W
8
0x0F
0xF0D7
Reserved
-
-
R
8
0x00
0xF0D8
CRC data register
CRCDATA
-
R/W
8
0x00
0xF0D9
Reserved
-
-
R
8
0x00
0xF0DA
CRC Calculation Result Register L
CRCRESL
CRCRES
R/W
8/16
0xFF
0xF0DB
CRC Calculation Result Register H
CRCRESH
R/W
8
0xFF
Содержание ML62Q1000 Series
Страница 17: ...Chapter 1 Overview...
Страница 112: ...Chapter 2 CPU and Memory Space...
Страница 154: ...Chapter 3 Reset Function...
Страница 166: ...Chapter 4 Power Management...
Страница 196: ...Chapter 5 Interrupts...
Страница 248: ...Chapter 6 Clock generation Circuit...
Страница 274: ...Chapter 7 Low Speed Time Base Counter...
Страница 291: ...Chapter 8 16 Bit Timer...
Страница 320: ...Chapter 9 Functional Timer FTM...
Страница 382: ...Chapter 10 Watchdog Timer...
Страница 402: ...Chapter 11 Serial Communication Unit...
Страница 456: ...Chapter 12 I2 C Bus Unit...
Страница 491: ...Chapter 13 I2 C Master...
Страница 512: ...Chapter 14 DMA Controller...
Страница 531: ...Chapter 15 Buzzer...
Страница 550: ...Chapter 16 Simplified RTC...
Страница 559: ...Chapter 17 GPIO...
Страница 594: ...Chapter 18 External Interrupt Function...
Страница 612: ...Chapter 19 CRC Generator...
Страница 632: ...Chapter 20 Analog Comparator...
Страница 644: ...Chapter 21 D A Converter...
Страница 655: ...Chapter 22 Voltage Level Supervisor...
Страница 676: ...Chapter 23 Successive Approximation Type A D Converter...
Страница 709: ...Chapter 24 Regulator...
Страница 714: ...Chapter 25 Flash Memory...
Страница 743: ...Chapter 26 Code Option...
Страница 750: ...Chapter 27 LCD Driver...
Страница 788: ...Chapter 28 On Chip Debug Function...
Страница 795: ...Chapter 29 Safety Function...
Страница 813: ...Appendix A...
Страница 881: ...Revision History...