
ML62Q1000 Series User
'
s Manual
Contents
FEUL62Q1000 Contents-6
12.2.14 I2C Bus 0 Status Register (Slave) (I2US0STA) .................................................................................... 12-19
12.3 Description of Operation ......................................................................................................................... 12-21
12.3.1 Master Operation ..................................................................................................................................... 12-21
12.3.2 Master Mode Communication Operation Timing .................................................................................... 12-25
12.3.3 Slave Operation ....................................................................................................................................... 12-27
12.3.4 Slave Mode Communication Operation Timing ...................................................................................... 12-31
12.3.5 Operation Waveforms .............................................................................................................................. 12-33
Chapter 13
13. I2C Master .................................................................................................................................................... 13-1
13.1 General Description ................................................................................................................................... 13-1
13.1.1 Features ...................................................................................................................................................... 13-1
13.1.2 Configuration ............................................................................................................................................. 13-2
13.1.3 List of Pins ................................................................................................................................................. 13-3
13.1.4 Pin Setting .................................................................................................................................................. 13-3
13.2 Description of Registers ............................................................................................................................. 13-4
13.2.1 List of Registers ......................................................................................................................................... 13-4
13.2.2 I2C Master n Receive Register (I2MnRD:n=0,1) ...................................................................................... 13-5
13.2.3 I2C Master n Slave Address Register (I2MnSA:n=0,1) ............................................................................ 13-6
13.2.4 I2C Master n Transmit Data Register (I2MnTD:n=0,1) ............................................................................ 13-7
13.2.5 I2C Master n Control Register (I2MnCON:n=0,1) .................................................................................... 13-8
13.2.6 I2C Master n Mode Register (I2MnMOD:n=0,1) ...................................................................................... 13-9
13.2.7 I2C Master n Status Register (I2MnSTAT: n=0,1) .................................................................................. 13-11
13.3 Description of Operation ......................................................................................................................... 13-13
13.3.1 Master Operation ..................................................................................................................................... 13-13
13.3.2 Communication Operation Timing .......................................................................................................... 13-17
13.3.3 Operation Waveforms .............................................................................................................................. 13-19
Chapter 14
14. DMA Controller ............................................................................................................................................ 14-1
14.1 General Description ................................................................................................................................... 14-1
14.1.1 Features ...................................................................................................................................................... 14-1
14.1.2 Configuration ............................................................................................................................................. 14-3
14.2 Description of Registers ............................................................................................................................. 14-4
14.2.1 List of Registers ......................................................................................................................................... 14-4
14.2.2 DMA Channel n Transfer Mode Register (DCnMOD: n = 0, 1) ............................................................... 14-5
14.2.3 DMA Channel n Transfer Count Register (DCnTN: n = 0, 1) ................................................................... 14-7
14.2.4 DMA Channel n Transfer Source Address Register (DCnSA: n = 0, 1) .................................................... 14-8
14.2.5 DMA Channel n Transfer Destination Address Register (DCnDA: n = 0, 1) ............................................ 14-9
14.2.6 DMA Transfer Enable Register (DCEN) ................................................................................................. 14-10
14.2.7 DMA Status Register (DSTAT) ............................................................................................................... 14-11
14.2.8 DMA Interrupt Status Clear Register (DICLR) ....................................................................................... 14-12
14.3 Description of Operation ......................................................................................................................... 14-13
14.3.1 Procedure to Use DMA Controller .......................................................................................................... 14-13
14.3.2 DMA transfer Operation Timing Diagram .............................................................................................. 14-15
14.3.3 UART Continuous Transmission Using DMA Transfer ......................................................................... 14-16
14.3.4 UART Continuous Reception Using DMA Transfer ............................................................................... 14-17
14.3.5 DMA Transfer Target Block .................................................................................................................... 14-18
Chapter 15
15. Buzzer ............................................................................................................................................................. 15-1
15.1 General Description ................................................................................................................................... 15-1
15.1.1 Features ...................................................................................................................................................... 15-2
15.1.2 Configuration ............................................................................................................................................. 15-3
15.1.3 List of Pins ................................................................................................................................................. 15-4
15.2 Description of Registers ............................................................................................................................. 15-5
15.2.1 List of Registers ......................................................................................................................................... 15-5
Содержание ML62Q1000 Series
Страница 17: ...Chapter 1 Overview...
Страница 112: ...Chapter 2 CPU and Memory Space...
Страница 154: ...Chapter 3 Reset Function...
Страница 166: ...Chapter 4 Power Management...
Страница 196: ...Chapter 5 Interrupts...
Страница 248: ...Chapter 6 Clock generation Circuit...
Страница 274: ...Chapter 7 Low Speed Time Base Counter...
Страница 291: ...Chapter 8 16 Bit Timer...
Страница 320: ...Chapter 9 Functional Timer FTM...
Страница 382: ...Chapter 10 Watchdog Timer...
Страница 402: ...Chapter 11 Serial Communication Unit...
Страница 456: ...Chapter 12 I2 C Bus Unit...
Страница 491: ...Chapter 13 I2 C Master...
Страница 512: ...Chapter 14 DMA Controller...
Страница 531: ...Chapter 15 Buzzer...
Страница 550: ...Chapter 16 Simplified RTC...
Страница 559: ...Chapter 17 GPIO...
Страница 594: ...Chapter 18 External Interrupt Function...
Страница 612: ...Chapter 19 CRC Generator...
Страница 632: ...Chapter 20 Analog Comparator...
Страница 644: ...Chapter 21 D A Converter...
Страница 655: ...Chapter 22 Voltage Level Supervisor...
Страница 676: ...Chapter 23 Successive Approximation Type A D Converter...
Страница 709: ...Chapter 24 Regulator...
Страница 714: ...Chapter 25 Flash Memory...
Страница 743: ...Chapter 26 Code Option...
Страница 750: ...Chapter 27 LCD Driver...
Страница 788: ...Chapter 28 On Chip Debug Function...
Страница 795: ...Chapter 29 Safety Function...
Страница 813: ...Appendix A...
Страница 881: ...Revision History...