
ML62Q1000 Series User's Manual
Chapter 9 Functional Timer (FTM)
FEUL62Q1000
9-18
9.2.8 FTMn Mode Register (FTnMOD: n = 0 to 7)
FTnMOD is a specific function register (SFR) to set the FTMnP and FTMnN pin output function and the operation mode.
The bit symbol "rsvd" means reserved bit. Write always "0" to those bits.
Address:
0xF460(FT0MODL/FT0MOD), 0xF461(FT0MODH),
0xF462(FT1MODL/FT1MOD), 0xF463(FT1MODH),
0xF464(FT2MODL/FT2MOD), 0xF465(FT2MODH),
0xF466(FT3MODL/FT3MOD), 0xF467(FT3MODH),
0xF468(FT4MODL/FT4MOD), 0xF469(FT4MODH),
0xF46A(FT5MODL/FT5MOD), 0xF46B(FT5MODH),
0xF46C(FT6MODL/FT6MOD), 0xF46D(FT6MODH),
0xF46E(FT7MODL/FT7MOD), 0xF46F(FT7MODH),
Access:
R/W
Access size:
8/16 bit
Initial value:
0x4000
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Word
FTnMOD
Byte
FTnMODH
FTnMODL
Bit
FTnO
SL1
FTnO
SL0
FTnO
SNN
FTnO
SNP
rsvd
rsvd
rsvd
FTnS
TPO
FTnO
ST
rsvd
FTnD
TENN
FTnD
TENP
rsvd
rsvd
FTnM
D1
FTnM
D0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial
value
0
1
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit no.
Bit symbol
name
Description
15, 14
FTnOSL1,
FTnOSL0
These are bits are used to choose the phase of signal output at FTMnN pin and FTMnP pin.
FTMnN pin output
FTMnP pin output
00:
Output Negative phase
Output Negative phase
01:
Output Negative phase (initial value)
Output Positive phase (initial value)
10:
Output Positive phase
Output Negative phase
11:
Output Negative phase
Output Positive phase
13
FTnOSNN
This bit is used to reverse the FTMnN pin output signal.
It reverses the output signal chosen by FTnOSL1 bit (bit15) and FTnOSL0 bit (bit14).
0: Does not reverse the output. (Initial value)
1: Reverses the output
12
FTnOSNP
This bit is used to reverse the FTMnP pin output signal.
It reverses the output signal chosen by FTnOSL1 bit (bit15) and FTnOSL0 bit (bit14).
0: Does not reverse the output. (Initial value)
1: Reverses the output
11 to 9
rsvd
Reserved bit
8
FTnSTPO
This bit is used to set the output state of negative phase signal and the positive phase signal
while the FTMn is stopped.
Ÿ
TIMER, PWM1, PWM2 mode
0: It holds the output level "L" while the FTMn is stopped.
When restarting the FTMn without clearing the counter, it holds the output level until
the next cycle.
1: It holds the current output level while the FTMn is stopped.
When restarting the FTMn without clearing the counter, the output depends on the
counter value.
Ÿ
CAPTURE mode
This bit is invalid
Содержание ML62Q1000 Series
Страница 17: ...Chapter 1 Overview...
Страница 112: ...Chapter 2 CPU and Memory Space...
Страница 154: ...Chapter 3 Reset Function...
Страница 166: ...Chapter 4 Power Management...
Страница 196: ...Chapter 5 Interrupts...
Страница 248: ...Chapter 6 Clock generation Circuit...
Страница 274: ...Chapter 7 Low Speed Time Base Counter...
Страница 291: ...Chapter 8 16 Bit Timer...
Страница 320: ...Chapter 9 Functional Timer FTM...
Страница 382: ...Chapter 10 Watchdog Timer...
Страница 402: ...Chapter 11 Serial Communication Unit...
Страница 456: ...Chapter 12 I2 C Bus Unit...
Страница 491: ...Chapter 13 I2 C Master...
Страница 512: ...Chapter 14 DMA Controller...
Страница 531: ...Chapter 15 Buzzer...
Страница 550: ...Chapter 16 Simplified RTC...
Страница 559: ...Chapter 17 GPIO...
Страница 594: ...Chapter 18 External Interrupt Function...
Страница 612: ...Chapter 19 CRC Generator...
Страница 632: ...Chapter 20 Analog Comparator...
Страница 644: ...Chapter 21 D A Converter...
Страница 655: ...Chapter 22 Voltage Level Supervisor...
Страница 676: ...Chapter 23 Successive Approximation Type A D Converter...
Страница 709: ...Chapter 24 Regulator...
Страница 714: ...Chapter 25 Flash Memory...
Страница 743: ...Chapter 26 Code Option...
Страница 750: ...Chapter 27 LCD Driver...
Страница 788: ...Chapter 28 On Chip Debug Function...
Страница 795: ...Chapter 29 Safety Function...
Страница 813: ...Appendix A...
Страница 881: ...Revision History...