
ML62Q1000 Series User's Manual
Chapter 17 General Purpose Port
FEUL62Q1000
17-27
17.2.7 Port n Pulse Mode Register (PnPMD:n
=
0 to 3)
PnPMD is a special function register (SFR) used when outputing a carrier frequency (pulse output) to the port n.
See Table 17-2 "List of Registers / Bits" to check avaible pins and bits.
Wirte "0" to the bits of PnPMD register that have no corresponding pin.
Address:
0xF20A(P0PMDL/P0PMD), 0xF20B(P0PMDH), 0xF21A(P1PMDL/P1PMD), 0xF21B(P1PMDH),
0xF22A(P2PMDL/P2PMD), 0xF22B(P2PMDH), 0xF23A(P3PMDL/P3PMD), 0xF23B(P3PMDH)
Access:
R/W
Access size: 8/16bit
Initial value: 0x0000
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Word
PnPMD
Byte
PnPMDH
PnPMDL
Bit
Pn7PL
VL
Pn6PL
VL
Pn5PL
VL
Pn4PL
VL
Pn3PL
VL
Pn2PL
VL
Pn1PL
VL
Pn0PL
VL
Pn7PE
N
Pn6PE
N
Pn5PE
N
Pn4PE
N
Pn3PE
N
Pn2PE
N
Pn1PE
N
Pn0PE
N
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial
value
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
No.
Bit symbol
name
Description
15 to 8
Pn7PLVL to
Pn0PLVL
These bits are used to choose the condition of synchronizing level for outputting the carrier
frequency to the pins.
0: Output the carrier frequency to the pins when the output level is "H" (initial value)
1: Output the carrier frequency to the pins when the output level is "L"
7 to 0
Pn7PEN to
Pn0PEN
These bits are used to enable or disable the pulse output of Pn7 to Pn0.
These bits are valid when the Pn7 to Pn0 pins are configured as the output is enabled
(Pn7OE to Pn0OE are "0").
0: Disable the pulse output (initial value)
1: Enable the pulse output
Содержание ML62Q1000 Series
Страница 17: ...Chapter 1 Overview...
Страница 112: ...Chapter 2 CPU and Memory Space...
Страница 154: ...Chapter 3 Reset Function...
Страница 166: ...Chapter 4 Power Management...
Страница 196: ...Chapter 5 Interrupts...
Страница 248: ...Chapter 6 Clock generation Circuit...
Страница 274: ...Chapter 7 Low Speed Time Base Counter...
Страница 291: ...Chapter 8 16 Bit Timer...
Страница 320: ...Chapter 9 Functional Timer FTM...
Страница 382: ...Chapter 10 Watchdog Timer...
Страница 402: ...Chapter 11 Serial Communication Unit...
Страница 456: ...Chapter 12 I2 C Bus Unit...
Страница 491: ...Chapter 13 I2 C Master...
Страница 512: ...Chapter 14 DMA Controller...
Страница 531: ...Chapter 15 Buzzer...
Страница 550: ...Chapter 16 Simplified RTC...
Страница 559: ...Chapter 17 GPIO...
Страница 594: ...Chapter 18 External Interrupt Function...
Страница 612: ...Chapter 19 CRC Generator...
Страница 632: ...Chapter 20 Analog Comparator...
Страница 644: ...Chapter 21 D A Converter...
Страница 655: ...Chapter 22 Voltage Level Supervisor...
Страница 676: ...Chapter 23 Successive Approximation Type A D Converter...
Страница 709: ...Chapter 24 Regulator...
Страница 714: ...Chapter 25 Flash Memory...
Страница 743: ...Chapter 26 Code Option...
Страница 750: ...Chapter 27 LCD Driver...
Страница 788: ...Chapter 28 On Chip Debug Function...
Страница 795: ...Chapter 29 Safety Function...
Страница 813: ...Appendix A...
Страница 881: ...Revision History...