
ML62Q1000 Series User
'
s Manual
Contents
FEUL62Q1000 Contents-3
5.3.4 Notes on Interrupt Routine (with Interrupt Level Control Disabled) ........................................................... 5-41
5.3.5 Flow Charts When Interrupt Level Control Is Enabled ............................................................................... 5-46
5.3.6 How To Write Interrupt Processing When Interrupt Level Control Enabled .............................................. 5-48
5.3.7 Interrupt Disable State ................................................................................................................................. 5-51
Chapter 6
6. Clock Generation Circuit ................................................................................................................................ 6-1
6.1 General Description ....................................................................................................................................... 6-1
6.1.1 Features .......................................................................................................................................................... 6-1
6.1.2 Configuration ................................................................................................................................................. 6-2
6.1.3 List of Pins ..................................................................................................................................................... 6-3
6.2 Description of Registers................................................................................................................................. 6-4
6.2.1 List of Registers ............................................................................................................................................. 6-4
6.2.2 High-Speed Clock Mode Register (FHCKMOD) .......................................................................................... 6-5
6.2.3 Low-speed Clock Mode Register (FLMOD) ................................................................................................. 6-7
6.2.4 Clock Control Register (FCON) .................................................................................................................... 6-8
6.2.5 High-Speed Clock Wake-up Time Setting Register (FHWUPT) .................................................................. 6-9
6.2.6 Backup Control Register (FBUCON) .......................................................................................................... 6-10
6.2.7 Backup Clock Status Register (FBUSTAT) ................................................................................................ 6-11
6.2.8 Clock Backup Test Mode Acceptor (FBTACP) .......................................................................................... 6-12
6.2.9 Clock Backup Test Mode (FBTCON) ......................................................................................................... 6-13
6.2.10 Low-Speed RC Oscillation Frequency Adjustment Register (LRCADJ) .................................................. 6-14
6.3 Description of Operation ............................................................................................................................. 6-15
6.3.1 Low-Speed Clock ........................................................................................................................................ 6-15
6.3.2 High-Speed Clock ........................................................................................................................................ 6-21
6.3.3 WDT Clock .................................................................................................................................................. 6-22
6.3.4 Switching of System Clock .......................................................................................................................... 6-23
6.3.5 Switching Low-speed Clock ........................................................................................................................ 6-25
Chapter 7
7.
Low Speed Time Base Counter ...................................................................................................................... 7-1
7.1 General Description ....................................................................................................................................... 7-1
7.1.1 Features .......................................................................................................................................................... 7-1
7.1.2 Configuration ................................................................................................................................................. 7-2
7.1.3 List of Pins ..................................................................................................................................................... 7-4
7.2 Description of Registers................................................................................................................................. 7-5
7.2.1 List of Registers ............................................................................................................................................. 7-5
7.2.2 Low Speed Time Base Counter Register (LTBR) ......................................................................................... 7-6
7.2.3 Low Speed Time Base Register Control Register (LTBCCON) ................................................................... 7-7
7.2.4 Simplified RTC Time Base Counter Register (LTBRR) ............................................................................... 7-8
7.2.5 Low Speed Time Base Counter frequency adjustment Register (LTBADJ) .............................................. 7-9
7.2.6 Low Speed Time Base Counter Interrupt Selection Register (LTBINT) ..................................................... 7-10
7.3 Description of Operation ............................................................................................................................. 7-12
7.3.1 Low Speed Time Base Counter Operation .................................................................................................. 7-12
7.3.2 Low Speed Time Base Counter Frequency Adjustment Function ............................................................... 7-14
7.3.3 The way of monitoring the frequency on LCD drive outputs ...................................................................... 7-15
Chapter 8
8. 16-Bit Timer ................................................................................................................................................... 8-1
8.1 General Description ....................................................................................................................................... 8-1
8.1.1 Features .......................................................................................................................................................... 8-1
8.1.2 Configuration ................................................................................................................................................ 8-3
8.1.3 List of Pin ..................................................................................................................................................... 8-4
8.2 Description of Registers................................................................................................................................. 8-5
8.2.1 List of Registers ............................................................................................................................................ 8-5
8.2.2 16-Bit Timer n Data Register (TMHnD: n = 0 to 7) ..................................................................................... 8-7
8.2.3 16-Bit Timer n Counter Register (TMHnC: n = 0 to 7) ................................................................................ 8-8
Содержание ML62Q1000 Series
Страница 17: ...Chapter 1 Overview...
Страница 112: ...Chapter 2 CPU and Memory Space...
Страница 154: ...Chapter 3 Reset Function...
Страница 166: ...Chapter 4 Power Management...
Страница 196: ...Chapter 5 Interrupts...
Страница 248: ...Chapter 6 Clock generation Circuit...
Страница 274: ...Chapter 7 Low Speed Time Base Counter...
Страница 291: ...Chapter 8 16 Bit Timer...
Страница 320: ...Chapter 9 Functional Timer FTM...
Страница 382: ...Chapter 10 Watchdog Timer...
Страница 402: ...Chapter 11 Serial Communication Unit...
Страница 456: ...Chapter 12 I2 C Bus Unit...
Страница 491: ...Chapter 13 I2 C Master...
Страница 512: ...Chapter 14 DMA Controller...
Страница 531: ...Chapter 15 Buzzer...
Страница 550: ...Chapter 16 Simplified RTC...
Страница 559: ...Chapter 17 GPIO...
Страница 594: ...Chapter 18 External Interrupt Function...
Страница 612: ...Chapter 19 CRC Generator...
Страница 632: ...Chapter 20 Analog Comparator...
Страница 644: ...Chapter 21 D A Converter...
Страница 655: ...Chapter 22 Voltage Level Supervisor...
Страница 676: ...Chapter 23 Successive Approximation Type A D Converter...
Страница 709: ...Chapter 24 Regulator...
Страница 714: ...Chapter 25 Flash Memory...
Страница 743: ...Chapter 26 Code Option...
Страница 750: ...Chapter 27 LCD Driver...
Страница 788: ...Chapter 28 On Chip Debug Function...
Страница 795: ...Chapter 29 Safety Function...
Страница 813: ...Appendix A...
Страница 881: ...Revision History...