
ML62Q1000 Series User's Manual
Chapter 23 Successive Approximation Type A/D Converter
FEUL62Q1000
23-8
SA-ADC Result Register n (SADRn : n=0 to 15, 16)
23.2.2
SADRn is a special function register (SFR) used to store the SA-ADC conversion results on channels 0 to 15 and channel
16 (temperature sensor).
The A/D conversion result of each channel can be read from SADRn.
Symbol name
Channel
SADR0
The conversion result of channel 0 (AIN0)
SADR1
The conversion result of channel 1 (AIN1)
SADR2
The conversion result of channel 2 (AIN2)
SADR3
The conversion result of channel 3 (AIN3)
SADR4
The conversion result of channel 4 (AIN4)
SADR5
The conversion result of channel 5 (AIN5)
SADR6
The conversion result of channel 6 (AIN6)
SADR7
The conversion result of channel 7 (AIN7)
SADR8
The conversion result of channel 8 (AIN8)
SADR9
The conversion result of channel 9 (AIN9)
SADR10
The conversion result of channel 10 (AIN10)
SADR11
The conversion result of channel 11 (AIN11)
SADR12
The conversion result of channel 12 (AIN12)
SADR13
The conversion result of channel 13 (AIN13)
SADR14
The conversion result of channel 14 (AIN14)
SADR15
The conversion result of channel 15 (AIN15)
SADR16
The conversion result of channel 16 (temperature sensor)
Address:
0xF800(SADR0L/SADR0), 0xF801(SADR0H),
0xF802(SADR1L/SADR1), 0xF803(SADR1H),
0xF804(SADR2L/SADR2), 0xF805(SADR2H),
0xF806(SADR3L/SADR3), 0xF807(SADR3H),
0xF808(SADR4L/SADR4), 0xF809(SADR4H),
0xF80A(SADR5L/SADR5), 0xF80B(SADR5H),
0xF80C(SADR6L/SADR6), 0xF80D(SADR6H),
0xF80E(SADR7L/SADR7), 0xF80F(SADR7H),
0xF810(SADR8L/SADR8), 0xF811(SADR8H),
0xF812(SADR9L/SADR9), 0xF813(SADR9H),
0xF814(SADR10L/SADR10), 0xF815(SADR10H),
0xF816(SADR11L/SADR11), 0xF817(SADR11H),
0xF818(SADR12L/SADR12), 0xF819(SADR12H),
0xF81A(SADR13L/SADR13), 0xF81B(SADR13H),
0xF81C(SADR14L/SADR14), 0xF81D(SADR14H),
0xF81E(SADR15L/SADR15), 0xF81F(SADR15H),
0xF820(SADR16L/SADR16), 0xF821(SADR16H)
Access:
R
Access size: 8/16bit
Initial value: 0x0000
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Word
SADRn
Byte
SADRnH
SADRnL
Bit
d15
d14
d13
d12
d11
d10
d9
d8
d7
d6
-
-
-
-
-
-
R/W
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
Initial
value
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Содержание ML62Q1000 Series
Страница 17: ...Chapter 1 Overview...
Страница 112: ...Chapter 2 CPU and Memory Space...
Страница 154: ...Chapter 3 Reset Function...
Страница 166: ...Chapter 4 Power Management...
Страница 196: ...Chapter 5 Interrupts...
Страница 248: ...Chapter 6 Clock generation Circuit...
Страница 274: ...Chapter 7 Low Speed Time Base Counter...
Страница 291: ...Chapter 8 16 Bit Timer...
Страница 320: ...Chapter 9 Functional Timer FTM...
Страница 382: ...Chapter 10 Watchdog Timer...
Страница 402: ...Chapter 11 Serial Communication Unit...
Страница 456: ...Chapter 12 I2 C Bus Unit...
Страница 491: ...Chapter 13 I2 C Master...
Страница 512: ...Chapter 14 DMA Controller...
Страница 531: ...Chapter 15 Buzzer...
Страница 550: ...Chapter 16 Simplified RTC...
Страница 559: ...Chapter 17 GPIO...
Страница 594: ...Chapter 18 External Interrupt Function...
Страница 612: ...Chapter 19 CRC Generator...
Страница 632: ...Chapter 20 Analog Comparator...
Страница 644: ...Chapter 21 D A Converter...
Страница 655: ...Chapter 22 Voltage Level Supervisor...
Страница 676: ...Chapter 23 Successive Approximation Type A D Converter...
Страница 709: ...Chapter 24 Regulator...
Страница 714: ...Chapter 25 Flash Memory...
Страница 743: ...Chapter 26 Code Option...
Страница 750: ...Chapter 27 LCD Driver...
Страница 788: ...Chapter 28 On Chip Debug Function...
Страница 795: ...Chapter 29 Safety Function...
Страница 813: ...Appendix A...
Страница 881: ...Revision History...