
ML62Q1000 Series User's Manual
Chapter 11 Serial Communication Unit
FEUL62Q1000
11-34
11.2.15 UARTn1 Status Register (UAn1STAT)
UAn1STAT is a specific function register (SFR) to indicate the state in the transmit/receive operation in UARTn1
half-duplex communication mode.
When the full-duplex communication mode is chosen, the contents of the UAn1STAT register is invalid.
Address:
0xF61A(UA01STAT), 0xF63A(UA11STAT), 0xF65A(UA21STAT), 0xF67A(UA31STAT),
0xF69A(UA41STAT), 0xF6BA(UA51STAT)
Access:
R/W
Access size:
8bit
Initial value:
0x00
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Word
−
Byte
−
UAn1STAT
Bit
−
−
−
−
−
−
−
−
−
−
Un1R
XF
Un1T
XF
Un1F
UL
Un1P
ER
Un1O
ER
Un1F
ER
R/W
R
R
R
R
R
R
R
R
R
R
R
R
R/W
R/W
R/W
R/W
Initial
value
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit no.
Bit symbol
name
Description
5
Un1RXF
This bit is used to indicate the UART1 is receiving data in UARTn1 half-duplex
communication mode.
0: Date reception is stopped (initial value)
1: Data reception is in progress
4
Un1TXF
This bit is used to indicate the UART1 is transmitting data in UARTn0 half-duplex
communication mode.
0: Data transmission is stopped (initial value)
1: Data transmission is in progress
3
Un1FUL
This bit is used to indicate the state of the transmit/receive buffer in UARTn1 half-duplex
communication mode.
When the half-duplex communication mode is chosen, this bit becomes "1" when
transmission data is written to the SD0BUFH register and becomes "0" when the
transmission data is transferred to the shift register. To transmit data successively, check that
the Un1FUL bit is "0" before writing write the next transmit data to the SDn0BUFH register.
The Un1FUL bit is forcibly reset to “0” by writing “1” to this bit.
The Un1FUL bit is fixed to "0" in the receive mode.
0: No data in the SD0BUFH register (initial value)
1: There is data in the SD0BUFH register
2
Un1PER
This bit is used to indicate a parity error in UARTn1 half-duplex communication mode.
The parity of the received data and the parity bit added to the data are compared and if they
do not match, this bit becomes "1" and holds “1” until it is cleared by the software.
The Un1PER bit is forcibly reset to "0" by writing “1” to this bit.
The Un1PER is fixed to "0" in the transmit mode.
0: The parity error has not occurred (initial value)
1: The parity error has occurred
Содержание ML62Q1000 Series
Страница 17: ...Chapter 1 Overview...
Страница 112: ...Chapter 2 CPU and Memory Space...
Страница 154: ...Chapter 3 Reset Function...
Страница 166: ...Chapter 4 Power Management...
Страница 196: ...Chapter 5 Interrupts...
Страница 248: ...Chapter 6 Clock generation Circuit...
Страница 274: ...Chapter 7 Low Speed Time Base Counter...
Страница 291: ...Chapter 8 16 Bit Timer...
Страница 320: ...Chapter 9 Functional Timer FTM...
Страница 382: ...Chapter 10 Watchdog Timer...
Страница 402: ...Chapter 11 Serial Communication Unit...
Страница 456: ...Chapter 12 I2 C Bus Unit...
Страница 491: ...Chapter 13 I2 C Master...
Страница 512: ...Chapter 14 DMA Controller...
Страница 531: ...Chapter 15 Buzzer...
Страница 550: ...Chapter 16 Simplified RTC...
Страница 559: ...Chapter 17 GPIO...
Страница 594: ...Chapter 18 External Interrupt Function...
Страница 612: ...Chapter 19 CRC Generator...
Страница 632: ...Chapter 20 Analog Comparator...
Страница 644: ...Chapter 21 D A Converter...
Страница 655: ...Chapter 22 Voltage Level Supervisor...
Страница 676: ...Chapter 23 Successive Approximation Type A D Converter...
Страница 709: ...Chapter 24 Regulator...
Страница 714: ...Chapter 25 Flash Memory...
Страница 743: ...Chapter 26 Code Option...
Страница 750: ...Chapter 27 LCD Driver...
Страница 788: ...Chapter 28 On Chip Debug Function...
Страница 795: ...Chapter 29 Safety Function...
Страница 813: ...Appendix A...
Страница 881: ...Revision History...