
ML62Q1000 Series User's Manual
Chapter 23 Successive Approximation Type A/D Converter
FEUL62Q1000
23-14
SA-ADC Enable Register 0 (SADEN0)
23.2.8
SADEN0 is a special function register (SFR) used to choose channels of the A/D converter and enable/disable the
conversion.
Address:
0xF82C(SADEN0L/SADEN0), 0xF82D(SADEN0H)
Access:
R/W
Access size: 8/16bit
Initial value:
0x0000
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Word
SADEN0
Byte
SADEN0H
SADEN0L
Bit
SACH1
5
SACH1
4
SACH1
3
SACH1
2
SACH1
1
SACH1
0
SACH0
9
SACH0
8
SACH0
7
SACH0
6
SACH0
5
SACH0
4
SACH0
3
SACH0
2
SACH0
1
SACH0
0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial
value
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit No.
Bit symbol
name
Description
15 to 0
SACH15 to
SACH00
These bits are used to choose channel n (n=0 to 15) of the A/D converter and
enable/disable the conversion.
SACH00:
Enable or Disable the A/D conversion on channel 0
SACH01:
Enable or Disable the A/D conversion on channel 1
SACH02:
Enable or Disable the A/D conversion on channel 2
SACH03:
Enable or Disable the A/D conversion on channel 3
SACH04:
Enable or Disable the A/D conversion on channel 4
SACH05:
Enable or Disable the A/D conversion on channel 5
SACH06:
Enable or Disable the A/D conversion on channel 6
SACH07:
Enable or Disable the A/D conversion on channel 7
SACH08:
Enable or Disable the A/D conversion on channel 8
SACH09:
Enable or Disable the A/D conversion on channel 9
SACH10:
Enable or Disable the A/D conversion on channel 10
SACH11:
Enable or Disable the A/D conversion on channel 11
SACH12:
Enable or Disable the A/D conversion on channel 12
SACH13:
Enable or Disable the A/D conversion on channel 13
SACH14:
Enable or Disable the A/D conversion on channel 14
SACH15:
Enable or Disable the A/D conversion on channel 15
0: Disable the conversion on channel n (initial value)
1: Enable the conversion on channel n
[Note]
Ÿ
When multiple bits of SACHn (n=0 to 17) are set to
"
1
"
, the A/D conversion starts in the order of smaller
channel number.
Ÿ
Do not start the A/D conversion when the all bits of SACHn (n=0 to 17) are "0". In that case SARUN bit of
SADCON register does not get to
"
1
"
.
Содержание ML62Q1000 Series
Страница 17: ...Chapter 1 Overview...
Страница 112: ...Chapter 2 CPU and Memory Space...
Страница 154: ...Chapter 3 Reset Function...
Страница 166: ...Chapter 4 Power Management...
Страница 196: ...Chapter 5 Interrupts...
Страница 248: ...Chapter 6 Clock generation Circuit...
Страница 274: ...Chapter 7 Low Speed Time Base Counter...
Страница 291: ...Chapter 8 16 Bit Timer...
Страница 320: ...Chapter 9 Functional Timer FTM...
Страница 382: ...Chapter 10 Watchdog Timer...
Страница 402: ...Chapter 11 Serial Communication Unit...
Страница 456: ...Chapter 12 I2 C Bus Unit...
Страница 491: ...Chapter 13 I2 C Master...
Страница 512: ...Chapter 14 DMA Controller...
Страница 531: ...Chapter 15 Buzzer...
Страница 550: ...Chapter 16 Simplified RTC...
Страница 559: ...Chapter 17 GPIO...
Страница 594: ...Chapter 18 External Interrupt Function...
Страница 612: ...Chapter 19 CRC Generator...
Страница 632: ...Chapter 20 Analog Comparator...
Страница 644: ...Chapter 21 D A Converter...
Страница 655: ...Chapter 22 Voltage Level Supervisor...
Страница 676: ...Chapter 23 Successive Approximation Type A D Converter...
Страница 709: ...Chapter 24 Regulator...
Страница 714: ...Chapter 25 Flash Memory...
Страница 743: ...Chapter 26 Code Option...
Страница 750: ...Chapter 27 LCD Driver...
Страница 788: ...Chapter 28 On Chip Debug Function...
Страница 795: ...Chapter 29 Safety Function...
Страница 813: ...Appendix A...
Страница 881: ...Revision History...