
ML62Q1000 Series User's Manual
Chapter 5 Interrupts
FEUL62Q1000
5-31
5.2.17 Interrupt Level Control Register 5 (ILC5)
ILC5 is a specific function register (SFR) to set the interrupt level for each maskable interrupt source.
The bits are unwriteable when the products do not have the peripheral circuits and they return "0" for reading.
It is writeable only when the interrupt level control is enabled by setting IEL bit of the interrupt level control enable
register (ILEN) to "1".
Address:
0xF03E(ILC50/ILC5), 0xF03F(ILC51)
Access:
R/W
Access size:
8/16bit
Initial value:
0x0000
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Word
ILC5
Byte
ILC51
ILC50
Bit
ILTM
5H
ILTM
5L
ILTM
4H
ILTM
4L
ILFT
M5H
ILFT
M5L
ILFT
M4H
ILFT
M4L
ILCM
P1H
ILCM
P1L
ILCM
P0H
ILCM
P0L
ILSIU
21H
ILSIU
21L
ILSIU
20H
ILSIU
20L
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial
value
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit No.
Bit symbol name
Description
15,14
ILTM5H, ILTM5L
This bit chooses the priority level of the 16bit Timer 5 interrupt (TM5INT).
00: Level 1 (Priority is lowest) (initial)
01: Level 2
10: Level 3
11: Level 4 (Priority is highest)
13,12
ILTM4H, ILTM4L
This bit chooses the priority level of the 16bit Timer 4 interrupt (TM4INT).
00: Level 1 (Priority is lowest) (initial)
01: Level 2
10: Level 3
11: Level 4 (Priority is highest)
11,10
ILFTM5H, ILFTM5L
This bit chooses the priority level of the Functional Timer 5 interrupt (FTM5INT).
00: Level 1 (Priority is lowest) (initial)
01: Level 2
10: Level 3
11: Level 4 (Priority is highest)
9,8
ILFTM4H, ILFTM4L
This bit chooses the priority level of the Functional Timer 4 interrupt (FTM4INT).
00: Level 1 (Priority is lowest) (initial)
01: Level 2
10: Level 3
11: Level 4 (Priority is highest)
7,6
ILCMP1H, ILCMP1L
This bit chooses the priority level of the Analog Comparator 1 interrupt (CMP1INT).
00: Level 1 (Priority is lowest) (initial)
01: Level 2
10: Level 3
11: Level 4 (Priority is highest)
5,4
ILCMP0H, ILCMP0L
This bit chooses the priority level of the Analog Comparator 0 interrupt (CMP0INT).
00: Level 1 (Priority is lowest) (initial)
01: Level 2
10: Level 3
11: Level 4 (Priority is highest)
Содержание ML62Q1000 Series
Страница 17: ...Chapter 1 Overview...
Страница 112: ...Chapter 2 CPU and Memory Space...
Страница 154: ...Chapter 3 Reset Function...
Страница 166: ...Chapter 4 Power Management...
Страница 196: ...Chapter 5 Interrupts...
Страница 248: ...Chapter 6 Clock generation Circuit...
Страница 274: ...Chapter 7 Low Speed Time Base Counter...
Страница 291: ...Chapter 8 16 Bit Timer...
Страница 320: ...Chapter 9 Functional Timer FTM...
Страница 382: ...Chapter 10 Watchdog Timer...
Страница 402: ...Chapter 11 Serial Communication Unit...
Страница 456: ...Chapter 12 I2 C Bus Unit...
Страница 491: ...Chapter 13 I2 C Master...
Страница 512: ...Chapter 14 DMA Controller...
Страница 531: ...Chapter 15 Buzzer...
Страница 550: ...Chapter 16 Simplified RTC...
Страница 559: ...Chapter 17 GPIO...
Страница 594: ...Chapter 18 External Interrupt Function...
Страница 612: ...Chapter 19 CRC Generator...
Страница 632: ...Chapter 20 Analog Comparator...
Страница 644: ...Chapter 21 D A Converter...
Страница 655: ...Chapter 22 Voltage Level Supervisor...
Страница 676: ...Chapter 23 Successive Approximation Type A D Converter...
Страница 709: ...Chapter 24 Regulator...
Страница 714: ...Chapter 25 Flash Memory...
Страница 743: ...Chapter 26 Code Option...
Страница 750: ...Chapter 27 LCD Driver...
Страница 788: ...Chapter 28 On Chip Debug Function...
Страница 795: ...Chapter 29 Safety Function...
Страница 813: ...Appendix A...
Страница 881: ...Revision History...