
ML62Q1000 Series User's Manual
Chapter 5 Interrupts
FEUL62Q1000
5-10
5.2.5
Interrupt Enable Register 67 (IE67)
IE67 is a specific function register (SFR) to enable or disable the interrupt for each interrupt request.
The bits are unwriteable when the products do not have the peripheral circuits and they return "0" for reading.
After the interrupt is accepted, the master interrupt enable flag (MIE) of the CPU is reset to "0", however, the applicable
each flag of IE01 is not reset and remains "1".
Address:
0xF026(IE6/IE67), 0xF027(IE7)
Access:
R/W
Access size:
8/16bit
Initial value:
0x0000
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Word
IE67
Byte
IE7
IE6
Bit
-
ERTC
ELTB
C2
ELTB
C1
-
ELTB
C0
ESIU
51
ESIU
50
ETM7 ETM6
EFTM
7
EFTM
6
ESIU
41
ESIU
40
ESIU
31
ESIU
30
R/W
R
R/W
R/W
R/W
R
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial
value
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit No.
Bit symbol
name
Description
15
-
Reserved bit
14
ERTC
This bit controls to enable or disable the Simplified RTC interrupt (RTCINT).
0:
Disable the interrupt (initial value)
1:
Enable the interrupt
13
ELTBC2
This bit controls to enable or disable the Low speed Time base counter 2 interrupt (LTBC2INT).
0:
Disable the interrupt (initial value)
1:
Enable the interrupt
12
ELTBC1
This bit controls to enable or disable the Low speed Time base counter 1 interrupt (LTBC1INT).
0:
Disable the interrupt (initial value)
1:
Enable the interrupt
11
-
Reserved bit
10
ELTBC0
This bit controls to enable or disable the Low speed Time base counter 0 interrupt (LTBC0INT).
0:
Disable the interrupt (initial value)
1:
Enable the interrupt
9
ESIU51
1
This bit controls to enable or disable the Serial Communication unit 51 interrupt (SIU51INT).
0:
Disable the interrupt (initial value)
1:
Enable the interrupt
8
ESIU50
This bit controls to enable or disable the Serial Communication unit 50 interrupt (SIU50INT).
0:
Disable the interrupt (initial value)
1:
Enable the interrupt
7
ETM7 *
1
This bit controls to enable or disable the 16bit Timer 7 interrupt (TM7INT).
0:
Disable the interrupt (initial value)
1:
Enable the interrupt
6
ETM6 *
1
This bit controls to enable or disable the 16bit Timer 6 interrupt (TM6INT).
0:
Disable the interrupt (initial value)
1:
Enable the interrupt
5
EFTM7 *
1
This bit controls to enable or disable the Functional Timer 7 interrupt (FTM7INT).
0:
Disable the interrupt (initial value)
1:
Enable the interrupt
Содержание ML62Q1000 Series
Страница 17: ...Chapter 1 Overview...
Страница 112: ...Chapter 2 CPU and Memory Space...
Страница 154: ...Chapter 3 Reset Function...
Страница 166: ...Chapter 4 Power Management...
Страница 196: ...Chapter 5 Interrupts...
Страница 248: ...Chapter 6 Clock generation Circuit...
Страница 274: ...Chapter 7 Low Speed Time Base Counter...
Страница 291: ...Chapter 8 16 Bit Timer...
Страница 320: ...Chapter 9 Functional Timer FTM...
Страница 382: ...Chapter 10 Watchdog Timer...
Страница 402: ...Chapter 11 Serial Communication Unit...
Страница 456: ...Chapter 12 I2 C Bus Unit...
Страница 491: ...Chapter 13 I2 C Master...
Страница 512: ...Chapter 14 DMA Controller...
Страница 531: ...Chapter 15 Buzzer...
Страница 550: ...Chapter 16 Simplified RTC...
Страница 559: ...Chapter 17 GPIO...
Страница 594: ...Chapter 18 External Interrupt Function...
Страница 612: ...Chapter 19 CRC Generator...
Страница 632: ...Chapter 20 Analog Comparator...
Страница 644: ...Chapter 21 D A Converter...
Страница 655: ...Chapter 22 Voltage Level Supervisor...
Страница 676: ...Chapter 23 Successive Approximation Type A D Converter...
Страница 709: ...Chapter 24 Regulator...
Страница 714: ...Chapter 25 Flash Memory...
Страница 743: ...Chapter 26 Code Option...
Страница 750: ...Chapter 27 LCD Driver...
Страница 788: ...Chapter 28 On Chip Debug Function...
Страница 795: ...Chapter 29 Safety Function...
Страница 813: ...Appendix A...
Страница 881: ...Revision History...