
ML62Q1000 Series User's Manual
Chapter 4 Power Management
FEUL62Q1000
4-20
4.2.13 Block Reset Control Register 3 (BRECON3)
BRECON3 is a specific function register (SFR) to control reseting the peripheral circuits.
The bits are unwriteable when the products do not have the peripheral circuits and they return "0" for reading.
See Table 4-7 "Availability of the SFR bit symbols in BCLCONn register and BRECONn register".
Address:
0xF07E (BRECON3L/BRECON3), 0xF07F (BRECON3H)
Access:
R/W
Access size:
8/16bit
Initial value:
0x0000
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Word
BRECON2
Byte
BRECON2H
BRECON2L
Bit
-
-
-
-
-
-
-
-
-
-
RSEC
MP1
RSEC
MP0
RSED
AC1
RSEL
CD
RSED
AC
RSES
AD
R/W
R
R
R
R
R
R
R
R
R
R
R/W
R/W
R/W
R
R/W
R/W
Initial
value
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit No.
Bit symbol
name
Description
15 to 6
-
Reserved bit
5
RSECMP1
This bit controls to reset the peripheral circuit of Analog Comparator 1.
0:
Cancel to reset the peripheral circuit (initial value)
1:
Remain to reset the peripheral circuit
4
RSECMP0
This bit controls to reset the peripheral circuit of Analog Comparator 0.
0:
Cancel to reset the peripheral circuit (initial value)
1:
Remain to reset the peripheral circuit
3
RSEDAC1
This bit controls to reset the peripheral circuit of D/A Converter 1.
0:
Cancel to reset the peripheral circuit (initial value)
1:
Remain to reset the peripheral circuit
2
RSELCD
This bit controls to reset the peripheral circuit of LCD driver.
0:
Cancel to reset the peripheral circuit (initial value)
1:
Remain to reset the peripheral circuit
1
RSEDAC
This bit controls to reset the peripheral circuit of D/A Converter 0.
0:
Cancel to reset the peripheral circuit (initial value)
1:
Remain to reset the peripheral circuit
0
RSESAD
This bit controls to reset the peripheral circuit of Successive approximation type A/D
converter.
0:
Cancel to reset the peripheral circuit (initial value)
1:
Remain to reset the peripheral circuit
[Note]
Ÿ
To restart the operation of the peripheral circuits, reset them at first by the block reset control regiser
(BRECON3) and then cancel the reset after enabling the clock supply by the block clock control register
(BCKCON3).
Содержание ML62Q1000 Series
Страница 17: ...Chapter 1 Overview...
Страница 112: ...Chapter 2 CPU and Memory Space...
Страница 154: ...Chapter 3 Reset Function...
Страница 166: ...Chapter 4 Power Management...
Страница 196: ...Chapter 5 Interrupts...
Страница 248: ...Chapter 6 Clock generation Circuit...
Страница 274: ...Chapter 7 Low Speed Time Base Counter...
Страница 291: ...Chapter 8 16 Bit Timer...
Страница 320: ...Chapter 9 Functional Timer FTM...
Страница 382: ...Chapter 10 Watchdog Timer...
Страница 402: ...Chapter 11 Serial Communication Unit...
Страница 456: ...Chapter 12 I2 C Bus Unit...
Страница 491: ...Chapter 13 I2 C Master...
Страница 512: ...Chapter 14 DMA Controller...
Страница 531: ...Chapter 15 Buzzer...
Страница 550: ...Chapter 16 Simplified RTC...
Страница 559: ...Chapter 17 GPIO...
Страница 594: ...Chapter 18 External Interrupt Function...
Страница 612: ...Chapter 19 CRC Generator...
Страница 632: ...Chapter 20 Analog Comparator...
Страница 644: ...Chapter 21 D A Converter...
Страница 655: ...Chapter 22 Voltage Level Supervisor...
Страница 676: ...Chapter 23 Successive Approximation Type A D Converter...
Страница 709: ...Chapter 24 Regulator...
Страница 714: ...Chapter 25 Flash Memory...
Страница 743: ...Chapter 26 Code Option...
Страница 750: ...Chapter 27 LCD Driver...
Страница 788: ...Chapter 28 On Chip Debug Function...
Страница 795: ...Chapter 29 Safety Function...
Страница 813: ...Appendix A...
Страница 881: ...Revision History...