
ML62Q1000 Series User's Manual
Chapter 9 Functional Timer (FTM)
FEUL62Q1000
9-17
9.2.7 FTMn Status Register (FTnSTAT: n = 0 to 7)
FTnSTAT is a specific function register (SFR) to indicate the state of FTMn.
Address:
0xF450(FT0STAT), 0xF452(FT1STAT),
0xF454(FT2STAT), 0xF456(FT3STAT),
0xF458(FT4STAT), 0xF45A(FT5STAT),
0xF45C(FT6STAT), 0xF45E(FT7STAT)
Access:
R
Access size:
8bit
Initial value:
0x30
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Word
−
Byte
−
FTnSTAT
Bit
−
−
−
−
−
−
−
−
FTnS
TA
FTnF
LGC
FTnF
LGB
FTnF
LGA
−
−
−
FTnU
D
R/W
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
Initial
value
0
0
0
0
0
0
0
0
0
0
1
1
0
0
0
0
Bit no.
Bit symbol
name
Description
7
FTnSTA
This bit is used to indicate the operation state of FTMn.
0: The counter is stopped (initial value)
1: The counter is running
6
FTnFLGC
This bit is used to indicate whether the next event start is enable or disable while a counter
chosen by FTnCST bit of FTnTRG0 register is being stopped.
This bit is cleared by reading FTnC register in one clock of the timer clock.
0: Start by the event trigger is enabled (initial value)
1: Start by the event trigger is disabled
5
FTnFLGB
This bit is used to indicate the state of event timing B of FTMn.
Ÿ
TIMER, PWM1, PWM2 mode
0: Counter value < Value of event register B
1:
Counter value
≥
Value of event register B
(initial value)
Ÿ
CAPTURE mode
0: There is no capture data
1: There is a capture data (To be cleared by reading the FTnEB register)
4
FTnFLGA
This bit is used to indicate the state of event timing A of FTMn.
Ÿ
TIMER, PWM1, PWM2 mode
0: Counter value < Value of event register A
1:
Counter value
≥
Value of event register A
(initial value)
Ÿ
CAPTURE mode
0: There is no capture data
1: There is a capture data (To be cleared by reading the FTnEA register)
3 to 1
-
Reserved bit
0
FTnUD
This bit is used to indicate the state of the completion after generating an update request of
the FTnP register or the FTnEA/FTnEB register by writing "1" to FTCUDn bit of FTCUD
register. When the transfer is completed, this bit is cleared automatically.
0: The update is completed (initial value)
1: Requesting the update
Содержание ML62Q1000 Series
Страница 17: ...Chapter 1 Overview...
Страница 112: ...Chapter 2 CPU and Memory Space...
Страница 154: ...Chapter 3 Reset Function...
Страница 166: ...Chapter 4 Power Management...
Страница 196: ...Chapter 5 Interrupts...
Страница 248: ...Chapter 6 Clock generation Circuit...
Страница 274: ...Chapter 7 Low Speed Time Base Counter...
Страница 291: ...Chapter 8 16 Bit Timer...
Страница 320: ...Chapter 9 Functional Timer FTM...
Страница 382: ...Chapter 10 Watchdog Timer...
Страница 402: ...Chapter 11 Serial Communication Unit...
Страница 456: ...Chapter 12 I2 C Bus Unit...
Страница 491: ...Chapter 13 I2 C Master...
Страница 512: ...Chapter 14 DMA Controller...
Страница 531: ...Chapter 15 Buzzer...
Страница 550: ...Chapter 16 Simplified RTC...
Страница 559: ...Chapter 17 GPIO...
Страница 594: ...Chapter 18 External Interrupt Function...
Страница 612: ...Chapter 19 CRC Generator...
Страница 632: ...Chapter 20 Analog Comparator...
Страница 644: ...Chapter 21 D A Converter...
Страница 655: ...Chapter 22 Voltage Level Supervisor...
Страница 676: ...Chapter 23 Successive Approximation Type A D Converter...
Страница 709: ...Chapter 24 Regulator...
Страница 714: ...Chapter 25 Flash Memory...
Страница 743: ...Chapter 26 Code Option...
Страница 750: ...Chapter 27 LCD Driver...
Страница 788: ...Chapter 28 On Chip Debug Function...
Страница 795: ...Chapter 29 Safety Function...
Страница 813: ...Appendix A...
Страница 881: ...Revision History...