13 PWM & CAPTURE TIMER (T16E)
S1C17001 TECHNICAL MANUAL
EPSON
155
0x5306: PWM Timer Control Register (T16E_CTL)
Register name Address
Bit
Name
Function
Setting
Init. R/W
Remarks
PWM Timer
Control Register
(T16E_CTL)
0x5306
(16 bits)
D15–9
–
reserved
–
–
–
0 when being read.
D8
INITOL
Initial output level
1 High
0 Low
0
R/W
D7
–
reserved
–
–
–
0 when being read.
D6
SELFM
Fine mode select
1 Fine mode
0 Normal mode
0
R/W
D5
CBUFEN
Comparison buffer enable
1 Enable
0 Disable
0
R/W
D4
INVOUT
Inverse output
1 Invert
0 Normal
0
R/W
D3
CLKSEL
Input clock select
1 External
0 Internal
0
R/W
D2
OUTEN
Clock output enable
1 Enable
0 Disable
0
R/W
D1
T16ERST
Timer reset
1 Reset
0 Ignored
0
W
0 when being read.
D0
T16ERUN
Timer run/stop control
1 Run
0 Stop
0
R/W
D[15:9] Reserved
D8
INITOL: Initial Output Level Bit
Sets the timer output initial output level.
1 (R/W): High
0(R/W): Low (default)
The timer output pin switches to the initial output level set here when the clock output is switched off
by writing 0 to OUTEN (D2) or when the timer is reset by writing 1 to T16ERST (D1). Note that this
level will be inverted when INVOUT (D4) is 1.
D7 Reserved
D6
SELFM: Fine Mode Select Bit
Sets the clock output to Fine mode.
1 (R/W): Fine mode
0 (R/W): Normal output (default)
When SELFM is set to 1, the clock output is set to Fine mode, and the output clock duty becomes ad-
justable in input clock half-cycle steps.
When SELFM is set to 0, normal clock output is used.
D5
CBUFEN: Comparison Buffer Enable Bit
Permits and prevents writing to the compare data buffer.
1 (R/W): Permitted
0 (R/W): Prohibited (default)
When CBUFEN is set to 1, compare data is read and written via the compare data buffer. The buffer
contents are loaded into the compare data register when the counter is reset by software or compare B
signal.
When CBUFEN is set to 0, compare data is read and written directly to and from the compare data reg-
ister.
D4
INVOUT: Inverse Output Control Bit
Selects the timer output signal polarity.
1 (R/W): Inverted (active Low)
0 (R/W): Normal (active High) (default)
Writing 1 to INVOUT generates a TOUT output active Low signal (Off level = High). When INVOUT
is 0, an active High signal (Off level = Low) is generated.
Writing 1 to this bit also inverts the initial output level set by INITOL (D8).
Содержание S1C17001
Страница 1: ...Technical Manual S1C17001 CMOS 16 BIT SINGLE CHIP MICROCONTROLLER ...
Страница 31: ...3 MEMORY MAP AND BUS CONTROL 22 EPSON S1C17001 TECHNICAL MANUAL This page intentionally left blank ...
Страница 33: ...4 POWER SUPPLY VOLTAGE 24 EPSON S1C17001 TECHNICAL MANUAL This page intentionally left blank ...
Страница 63: ...6 INITERRUPT CONTROLLER 54 EPSON S1C17001 TECHNICAL MANUAL This page intentionally left blank ...
Страница 87: ...8 CLOCK GENERATOR CLG 78 EPSON S1C17001 TECHNICAL MANUAL This page intentionally left blank ...
Страница 91: ...9 PRESCALER PSC 82 EPSON S1C17001 TECHNICAL MANUAL This page intentionally left blank ...
Страница 133: ...11 16 BIT TIMER T16 124 EPSON S1C17001 TECHNICAL MANUAL This page intentionally left blank ...
Страница 185: ...14 8 BIT OSC1 TIMER T8OSC1 176 EPSON S1C17001 TECHNICAL MANUAL This page intentionally left blank ...
Страница 211: ...16 STOPWATCH TIMER SWT 202 EPSON S1C17001 TECHNICAL MANUAL This page intentionally left blank ...
Страница 219: ...17 WATCHDOG TIMER WDT 210 EPSON S1C17001 TECHNICAL MANUAL This page intentionally left blank ...
Страница 241: ...18 UART 232 EPSON S1C17001 TECHNICAL MANUAL This page intentionally left blank ...
Страница 277: ...20 I2 C 268 EPSON S1C17001 TECHNICAL MANUAL This page intentionally left blank ...
Страница 297: ...21 REMOTE CONTROLLER REMC 288 EPSON S1C17001 TECHNICAL MANUAL This page intentionally left blank ...
Страница 303: ...22 ON CHIP DEBUGGER DBG 294 EPSON S1C17001 TECHNICAL MANUAL This page intentionally left blank ...
Страница 313: ...25 PACKAGE 304 EPSON S1C17001 TECHNICAL MANUAL This page intentionally left blank ...