Rev. 2.00, 09/03, page 535 of 690
P
φ
ADF
A/D conversion time (t
CONV
)
A/D conversion start delay time (t
D
) Analog input sampling time (t
SPL
)
Write cycle A/D
synchronization time
Address
Internal
write signal
Write timing of ADST
Analog input
sampling signal
A/D converter
Idle time
Sample and hold
A/D conversion executed
A/D conversion ended
Figure 21.2 A/D Conversion Timing
Table 21.3
A/D Conversion Time (Single Mode)
CKS1 = 1,
CKS0 = 0
CKS1 = 0,
CKS0 = 1
CKS1 = 0,
CKS0 = 0
Symbol
Min
Typ
Max
Min
Typ
Max
Min
Typ
Max
A/D conversion start
delay
t
D
18
—
21
10
—
13
6
—
9
Input sampling time
t
SPL
—
129
—
—
65
—
—
33
—
A/D conversion time
t
CONV
535
—
545
275
—
285
141
—
151
Note:
Values in the table are numbers of states for P
φ
.
Table 21.4
A/D Conversion Time (Multi Mode and Scan Mode)
CKS1
CKS0
Conversion Time (cycles)
0
0
128 (fixed)
0
1
256 (fixed)
1
0
512 (fixed)
1
1
Unused
Summary of Contents for SH7705
Page 2: ......
Page 70: ...Rev 2 00 09 03 page 24 of 690 ...
Page 194: ...Rev 2 00 09 03 page 148 of 690 ...
Page 284: ...Rev 2 00 09 03 page 238 of 690 ...
Page 338: ...Rev 2 00 09 03 page 292 of 690 ...
Page 354: ...Rev 2 00 09 03 page 308 of 690 ...
Page 374: ...Rev 2 00 09 03 page 328 of 690 ...
Page 420: ...Rev 2 00 09 03 page 374 of 690 ...
Page 476: ...Rev 2 00 09 03 page 430 of 690 ...
Page 482: ...Rev 2 00 09 03 page 436 of 690 ...
Page 552: ...Rev 2 00 09 03 page 506 of 690 ...
Page 630: ...Rev 2 00 09 03 page 584 of 690 ...
Page 739: ...SH7705 Group Hardware Manual REJ09B0082 0200O ...