Rev. 2.00, 09/03, page 415 of 690
When using a modem function and the receive FIFO (SCFRDR) is at least the number of the
RTS
output trigger, the
RTS signal goes high.
Figure 16.11 shows an example of operation for the
RTS control.
RTS
RTS goes high when receive data is
at least number of RTS output trigger
0
D0
D1
D6
D7
0/1
Start
bit
Transmit data
TxD
Parity
bit
Stop
bit
RTS goes low when receive data is
less than number of RTS output trigger
Figure 16.11
RTS Control Operation
16.4.4
Clock Synchronous Mode
64-stage FIFO buffers are provided for both transmission and reception, reducing the CPU
overhead and enabling fast, continuous communication to be performed.
The operating clock source is selected using the serial mode register (SCSMR). The SCIF clock
source is determined by the CKE1 and CKE0 bits in the serial control register (SCSCR).
•
Transmit/receive format: Fixed 8-bit data
•
Indication of the number of data bytes stored in the transmit and receive FIFO registers
•
Internal clock or external clock used as the SCIF clock source
When the internal clock is selected:
The SCIF operates on the baud rate generator clock and outputs a serial clock from SCK pin.
When the external clock is selected:
The SCIF operates on the external clock input through the SCK pin.
Summary of Contents for SH7705
Page 2: ......
Page 70: ...Rev 2 00 09 03 page 24 of 690 ...
Page 194: ...Rev 2 00 09 03 page 148 of 690 ...
Page 284: ...Rev 2 00 09 03 page 238 of 690 ...
Page 338: ...Rev 2 00 09 03 page 292 of 690 ...
Page 354: ...Rev 2 00 09 03 page 308 of 690 ...
Page 374: ...Rev 2 00 09 03 page 328 of 690 ...
Page 420: ...Rev 2 00 09 03 page 374 of 690 ...
Page 476: ...Rev 2 00 09 03 page 430 of 690 ...
Page 482: ...Rev 2 00 09 03 page 436 of 690 ...
Page 552: ...Rev 2 00 09 03 page 506 of 690 ...
Page 630: ...Rev 2 00 09 03 page 584 of 690 ...
Page 739: ...SH7705 Group Hardware Manual REJ09B0082 0200O ...