Rev. 2.00, 09/03, page 515 of 690
Bit
Bit
Name
Initial
Value
R/W
Description
7 to
0
PF7DT
to
PF0DT
0
R/W
Table 20.6 shows the function of PFDR.
Table 20.6
Port F Data Register (PFDR) Read/Write Operations
PFCR State
PFnMD1
PFnMD0
Pin State
Read
Write
0
0
Other function PFDR value
Data can be written to PFDR but no effect on
pin state.
1
Output
PFDR value
Written data is output from the pin.
1
0
Input (Pull-up
MOS on)
Pin state
Data can be written to PFDR but no effect on
pin state.
1
Input (Pull-up
MOS off)
Pin state
Data can be written to PFDR but no effect on
pin state.
Note:
n = 0 to 7
20.7
Port G
Port G is an 8-bit input port with the pin configuration shown in figure 20.7. Each pin has an input
pull-up MOS, which is controlled by the port G control register (PGCR) in the PFC.
Port G
PTG5 (input/output)/
BACK
(output)
PTG4 (input/output)/AUDCK (output)
PTG3 (input/output)/
TRST
(input)
PTG2 (input/output)/TMS (input)
PTG1 (input/output)/TCK (input)
PTG0 (input/output)/TDI (input)
PTG7 (input/output)/
WAIT
(input)
PTG6 (input/output)/
BREQ
(input)
Figure 20.7 Port G
20.7.1
Register Description
Port G has the following register. For details on the register address and access size, see section
24, List of Registers.
•
Port G data register (PGDR)
Summary of Contents for SH7705
Page 2: ......
Page 70: ...Rev 2 00 09 03 page 24 of 690 ...
Page 194: ...Rev 2 00 09 03 page 148 of 690 ...
Page 284: ...Rev 2 00 09 03 page 238 of 690 ...
Page 338: ...Rev 2 00 09 03 page 292 of 690 ...
Page 354: ...Rev 2 00 09 03 page 308 of 690 ...
Page 374: ...Rev 2 00 09 03 page 328 of 690 ...
Page 420: ...Rev 2 00 09 03 page 374 of 690 ...
Page 476: ...Rev 2 00 09 03 page 430 of 690 ...
Page 482: ...Rev 2 00 09 03 page 436 of 690 ...
Page 552: ...Rev 2 00 09 03 page 506 of 690 ...
Page 630: ...Rev 2 00 09 03 page 584 of 690 ...
Page 739: ...SH7705 Group Hardware Manual REJ09B0082 0200O ...