Rev. 2.00, 09/03, page 227 of 690
After self-refreshing has been set, the self-refresh state continues even if the chip standby state
is entered using the LSI standby function, and is maintained even after recovery from standby
mode other than through a power-on reset. In case of a power-on reset, the bus state
controller’s registers are initialized, and therefore the self-refresh state is cleared.
Tpw
Tp
Trr
Trc
Trc
Trc
Hi-Z
Trc
Trc
CKIO
CKE
A25 to A0
CSn
RD/
WR
RASU
/
L
DQMxx
*
2
D31 to D0
BS
DACKn
*
3
A12/A11
*
1
CASU
/
L
Notes: 1. Address pin to be connected to the A10 pin of SDRAM.
2. xx is UU, UL, LU, or LL.
3. The waveform for DACKn is when active low is specified.
Figure 7.27 Self-Refresh Timing
3. Relationship between refresh requests and bus cycle
If a refresh request is generated during a bus cycle, refresh waits for the bus cycle to be
completed. If a refresh request is generated while the bus is released by the bus arbitration
function, refresh waits for the bus mastership to be obtained.
If a new refresh request is generated while refresh is waiting, the first refresh request is
canceled. To perform refresh correctly, the bus cycle and the bus-owned period must be shorter
than the refresh interval.
If a bus request is issued during self-refreshing, the bus is not released until the refresh is
completed.
Summary of Contents for SH7705
Page 2: ......
Page 70: ...Rev 2 00 09 03 page 24 of 690 ...
Page 194: ...Rev 2 00 09 03 page 148 of 690 ...
Page 284: ...Rev 2 00 09 03 page 238 of 690 ...
Page 338: ...Rev 2 00 09 03 page 292 of 690 ...
Page 354: ...Rev 2 00 09 03 page 308 of 690 ...
Page 374: ...Rev 2 00 09 03 page 328 of 690 ...
Page 420: ...Rev 2 00 09 03 page 374 of 690 ...
Page 476: ...Rev 2 00 09 03 page 430 of 690 ...
Page 482: ...Rev 2 00 09 03 page 436 of 690 ...
Page 552: ...Rev 2 00 09 03 page 506 of 690 ...
Page 630: ...Rev 2 00 09 03 page 584 of 690 ...
Page 739: ...SH7705 Group Hardware Manual REJ09B0082 0200O ...