Rev. 2.00, 09/03, page 141 of 690
Interrupt Source
Interrupt Code
*
1
Interrupt
Priority
(Initial Value)
IPR
(Bit Numbers)
Priority
within IPR
Setting Unit
Default
Priority
TMU0
TUNI0
H'400
*
2
0 to 15 (0)
IPRA (15 to 12) —
High
TMU1
TUNI1
H'420
*
2
0 to 15 (0)
IPRA (11 to 8)
—
TUNI2
H'440
*
2
High
TMU2
TICPI2
H'460
*
2
0 to 15 (0)
IPRA (7 to 4)
Low
ATI
H'480
*
2
High
PRI
H'4A0
*
2
RTC
CUI
H'4C0
*
2
0 to 15 (0)
IPRA (3 to 0)
Low
WDT
ITI
H'560
*
2
0 to 15 (0)
IPRB (15 to 12) —
REF
RCMI
H'580
*
2
0 to 15 (0)
IPRB (11 to 8)
—
Low
Notes: 1. The INTEVT2 code.
2. The same code as INTEVT2 is set in INTEVT.
3. The code indicating an interrupt level (H'200 to H'3C0 shown in table 6.6) is set in
INTEVT.
Summary of Contents for SH7705
Page 2: ......
Page 70: ...Rev 2 00 09 03 page 24 of 690 ...
Page 194: ...Rev 2 00 09 03 page 148 of 690 ...
Page 284: ...Rev 2 00 09 03 page 238 of 690 ...
Page 338: ...Rev 2 00 09 03 page 292 of 690 ...
Page 354: ...Rev 2 00 09 03 page 308 of 690 ...
Page 374: ...Rev 2 00 09 03 page 328 of 690 ...
Page 420: ...Rev 2 00 09 03 page 374 of 690 ...
Page 476: ...Rev 2 00 09 03 page 430 of 690 ...
Page 482: ...Rev 2 00 09 03 page 436 of 690 ...
Page 552: ...Rev 2 00 09 03 page 506 of 690 ...
Page 630: ...Rev 2 00 09 03 page 584 of 690 ...
Page 739: ...SH7705 Group Hardware Manual REJ09B0082 0200O ...