Rev. 2.00, 09/03, page 196 of 690
T
1
CKIO
A25 to A16
CS5B
RD/
WR
RD
D15 to D0
WEn
D15 to D0
BS
Read
Write
T
2
DACKn
*
Ta1
Ta2
Ta3
AH
Address
Address
Data
Data
Tadw
Note:
*
The waveform for DACKn is when active low is specified.
Figure 7.12 Access Timing for MPX Space
(Address Cycle Wait 1, Data Cycle No Wait)
Summary of Contents for SH7705
Page 2: ......
Page 70: ...Rev 2 00 09 03 page 24 of 690 ...
Page 194: ...Rev 2 00 09 03 page 148 of 690 ...
Page 284: ...Rev 2 00 09 03 page 238 of 690 ...
Page 338: ...Rev 2 00 09 03 page 292 of 690 ...
Page 354: ...Rev 2 00 09 03 page 308 of 690 ...
Page 374: ...Rev 2 00 09 03 page 328 of 690 ...
Page 420: ...Rev 2 00 09 03 page 374 of 690 ...
Page 476: ...Rev 2 00 09 03 page 430 of 690 ...
Page 482: ...Rev 2 00 09 03 page 436 of 690 ...
Page 552: ...Rev 2 00 09 03 page 506 of 690 ...
Page 630: ...Rev 2 00 09 03 page 584 of 690 ...
Page 739: ...SH7705 Group Hardware Manual REJ09B0082 0200O ...