Rev. 2.00, 09/03, page 303 of 690
11.8
Timing of STATUS Pin Changes
The timing of the STATUS0 and STATUS1 pin changes is shown in figures 11.2 to 11.9.
In Case of A Reset:
a. Power-on reset
CKIO
RESETP
STATUS
Normal
*
2
Normal
*
2
Reset
*
1
PLL settling
time
0 to 5 Bcyc
*
3
0 to 30 Bcyc
*
3
Notes: 1. Reset: HH (STATUS1 high, STATUS0 high)
2. Normal: LL (STATUS1 low, STATUS0 low)
3. Bcyc: Bus clock cycle
Figure 11.2 Power-On Reset STATUS Output
b. Manual reset
CKIO
RESETM
STATUS
Normal
*
3
Normal
*
3
Reset
*
2
0 Bcyc or more
*
1,4
0 to 30 Bcyc
*
4
During manual reset, STATUS becomes HH (reset) and the internal
reset begins after waiting for the executing bus cycle to end.
Reset: HH (STATUS1 high, STATUS0 high)
Normal: LL (STATUS1 low, STATUS0 low)
Bcyc:
Bus clock cycle
Notes: 1.
2.
3.
4.
Figure 11.3 Manual Reset STATUS Output
Summary of Contents for SH7705
Page 2: ......
Page 70: ...Rev 2 00 09 03 page 24 of 690 ...
Page 194: ...Rev 2 00 09 03 page 148 of 690 ...
Page 284: ...Rev 2 00 09 03 page 238 of 690 ...
Page 338: ...Rev 2 00 09 03 page 292 of 690 ...
Page 354: ...Rev 2 00 09 03 page 308 of 690 ...
Page 374: ...Rev 2 00 09 03 page 328 of 690 ...
Page 420: ...Rev 2 00 09 03 page 374 of 690 ...
Page 476: ...Rev 2 00 09 03 page 430 of 690 ...
Page 482: ...Rev 2 00 09 03 page 436 of 690 ...
Page 552: ...Rev 2 00 09 03 page 506 of 690 ...
Page 630: ...Rev 2 00 09 03 page 584 of 690 ...
Page 739: ...SH7705 Group Hardware Manual REJ09B0082 0200O ...