Rev. 2.00, 09/03, page 645 of 690
25.3.5
Burst ROM Timing
T
1
Tw
Twx
T2B
Twb
T2B
t
AD1
t
CSD1
t
AD2
t
AD2
t
RWD1
t
RWD1
t
CSD1
t
RSD
t
RSD
t
WED
t
WED
t
BSD
t
BSD
t
WTH
t
WTS
t
WTH
t
WTS
t
DACD
t
DACD
t
RDS3
t
RDH3
t
RDS3
t
RDH3
CKIO
A25 to A0
CSn
RD/
WR
RD
WEn
BS
WAIT
DACKn
D31 to D0
Notes: 1. t
RDH3
is specified by earlier one of change of A25 to A0 or the
RD
rising edge.
2. DACKn is a waveform when active-low is specified.
Figure 25.21 Burst ROM Read Cycle (One Access Wait, One External Wait,
One Burst Wait, Two Bursts)
Summary of Contents for SH7705
Page 2: ......
Page 70: ...Rev 2 00 09 03 page 24 of 690 ...
Page 194: ...Rev 2 00 09 03 page 148 of 690 ...
Page 284: ...Rev 2 00 09 03 page 238 of 690 ...
Page 338: ...Rev 2 00 09 03 page 292 of 690 ...
Page 354: ...Rev 2 00 09 03 page 308 of 690 ...
Page 374: ...Rev 2 00 09 03 page 328 of 690 ...
Page 420: ...Rev 2 00 09 03 page 374 of 690 ...
Page 476: ...Rev 2 00 09 03 page 430 of 690 ...
Page 482: ...Rev 2 00 09 03 page 436 of 690 ...
Page 552: ...Rev 2 00 09 03 page 506 of 690 ...
Page 630: ...Rev 2 00 09 03 page 584 of 690 ...
Page 739: ...SH7705 Group Hardware Manual REJ09B0082 0200O ...