Rev. 2.00, 09/03, page xvii of xlvi
Item
Page
Revisions (See Manual for Details)
25.3.4 Basic Timing
Figure 25.18 Basic Bus
Cycle (One External Wait)
642
Note
*
2 added
t
AH
t
WED
t
WED
t
WDH1
t
WDD1
WEn
*
2
D31 to D0
Write
Notes: 1.
DACKn is a waveform when active-low is specified.
2. Output timing is the same when reading byte-selection SRAM.
Figure 25.19 Basic Bus
Cycle (One Software Wait,
External Wait Enabled
(WM Bit = 0), No Idle Cycle
Setting)
643
Note
*
2 added
t
WED
t
WED
t
WED
t
AH
t
WED
t
AH
t
WDD1
t
WDH1
t
WDH1
t
WDD1
D15 to D0
WE
n
*
2
Write
Notes:
1.
DACKn is a waveform when active-low is specified.
2. Output timing is the same when reading byte-selection SRAM.
25.3.11 SCIF Module
Signal Timing
Table 25.13 SCIF Module
Signal Timing
671
Item amended
Transmission data delay time (clock synchronization)
RTS
delay time (clock synchronization)
679
Note
*
11 added
Reset
Power-Down
States
A. I/O Port States in Each
Processing State
Table A.1 I/O Port States
in Each Processing State
Category Pin
Power-
on
Reset
Manual
Reset
Software
Standby
Sleep
Bus
Mastership
Released
I/O
Handling
of Unused
Pins
System
control
RESETP
I
*
11
I
*
11
I
*
11
I
*
11
I
*
11
I
Must be
used
RESETM
I
I
I
I
I
I
Pull-up
Summary of Contents for SH7705
Page 2: ......
Page 70: ...Rev 2 00 09 03 page 24 of 690 ...
Page 194: ...Rev 2 00 09 03 page 148 of 690 ...
Page 284: ...Rev 2 00 09 03 page 238 of 690 ...
Page 338: ...Rev 2 00 09 03 page 292 of 690 ...
Page 354: ...Rev 2 00 09 03 page 308 of 690 ...
Page 374: ...Rev 2 00 09 03 page 328 of 690 ...
Page 420: ...Rev 2 00 09 03 page 374 of 690 ...
Page 476: ...Rev 2 00 09 03 page 430 of 690 ...
Page 482: ...Rev 2 00 09 03 page 436 of 690 ...
Page 552: ...Rev 2 00 09 03 page 506 of 690 ...
Page 630: ...Rev 2 00 09 03 page 584 of 690 ...
Page 739: ...SH7705 Group Hardware Manual REJ09B0082 0200O ...