Rev. 2.00, 09/03, page 269 of 690
CKIO
Bus cycle
Bus cycle
DREQ
(Overrun 0 at
high level)
DACK
(Active-high)
CPU
1st acceptance
CPU
DMAC
CKIO
DREQ
(Overrun 1 at
high level)
DACK
(Active-high)
CPU
CPU
DMAC
DMAC
2nd acceptance
Acceptance
start
Acceptance
start
Acceptance
start
Non sensitive
Non sensitive
1st acceptance
2nd acceptance
3rd
acceptance
Figure 8.16 Example of DREQ Input Detection in Burst Mode Level Detection
CKIO
Bus cycle
DACK
DREQ
TEND
CPU
CPU
CPU
DMAC
Last DMA transfer
DMAC
Figure 8.17 Example of DMA Transfer End Signal (in Cycle Steal Level Detection)
Summary of Contents for SH7705
Page 2: ......
Page 70: ...Rev 2 00 09 03 page 24 of 690 ...
Page 194: ...Rev 2 00 09 03 page 148 of 690 ...
Page 284: ...Rev 2 00 09 03 page 238 of 690 ...
Page 338: ...Rev 2 00 09 03 page 292 of 690 ...
Page 354: ...Rev 2 00 09 03 page 308 of 690 ...
Page 374: ...Rev 2 00 09 03 page 328 of 690 ...
Page 420: ...Rev 2 00 09 03 page 374 of 690 ...
Page 476: ...Rev 2 00 09 03 page 430 of 690 ...
Page 482: ...Rev 2 00 09 03 page 436 of 690 ...
Page 552: ...Rev 2 00 09 03 page 506 of 690 ...
Page 630: ...Rev 2 00 09 03 page 584 of 690 ...
Page 739: ...SH7705 Group Hardware Manual REJ09B0082 0200O ...