Rev. 2.00, 09/03, page 435 of 690
17.4.3
Receiving
Received 3/16 IR frame bit-width pulses are demodulated and converted to a UART frame, as
shown in figure 17.2.
Demodulation to 0 is performed for pulse output, and demodulation to 1 is performed for no pulse
output.
0
1
0
1
0
0
1
1
0
1
0
1
0
1
0
0
1
1
0
1
UART frame
Start bit
IR frame
Start bit
Bit cycle
3/16-bit cycle
pulse width
UART frame
Data
IR frame
Data
Receive
Transmit
Stop bit
Stop bit
Figure 17.2 Transmit/Receive Operation
17.4.4
Data Format Specification
The data format of UART frames used for IrDA communication must be specified by the SCIF0
registers. The UART frame has eight data bits, no parity bit, and one stop bit.
IrDA communication is performed in asynchronous mode, and this mode must also be specified
by the SCIF0 registers. The sampling rate must be set to 1/16.
The internal clock must be selected for the SCIF0 operation clock and the SCK0 pin must be
specified for the synchronizing clock output pin.
The IrDA communication rate is the same as the SCIF0 bit rate, which is specified by the SCIF0
registers.
For details on SCIF0 registers, refer to section 16, Serial Communication Interface with FIFO
(SCIF).
Summary of Contents for SH7705
Page 2: ......
Page 70: ...Rev 2 00 09 03 page 24 of 690 ...
Page 194: ...Rev 2 00 09 03 page 148 of 690 ...
Page 284: ...Rev 2 00 09 03 page 238 of 690 ...
Page 338: ...Rev 2 00 09 03 page 292 of 690 ...
Page 354: ...Rev 2 00 09 03 page 308 of 690 ...
Page 374: ...Rev 2 00 09 03 page 328 of 690 ...
Page 420: ...Rev 2 00 09 03 page 374 of 690 ...
Page 476: ...Rev 2 00 09 03 page 430 of 690 ...
Page 482: ...Rev 2 00 09 03 page 436 of 690 ...
Page 552: ...Rev 2 00 09 03 page 506 of 690 ...
Page 630: ...Rev 2 00 09 03 page 584 of 690 ...
Page 739: ...SH7705 Group Hardware Manual REJ09B0082 0200O ...