Rev. 2.00, 09/03, page 543 of 690
22.2
Register Descriptions
The user break controller has the following registers. For details on register addresses and access
sizes, refer to section 24, List of Registers.
•
Break address register A (BARA)
•
Break address mask register A (BAMRA)
•
Break bus cycle register A (BBRA)
•
Break address register B (BARB)
•
Break address mask register B (BAMRB)
•
Break bus cycle register B (BBRB)
•
Break data register B (BDRB)
•
Break data mask register B (BDMRB)
•
Break control register (BRCR)
•
Execution times break register (BETR)
•
Branch source register (BRSR)
•
Branch destination register (BRDR)
•
Break ASID register A (BASRA)
•
Break ASID register B (BASRB)
22.2.1
Break Address Register A (BARA)
BARA is a 32-bit readable/writable register. BARA specifies the address used as a break condition
in channel A.
Bit
Bit
Name
Initial
Value
R/W
Description
31 to 0
BAA31 to
BAA0
0
R/W
Break Address A
Store the address on the LAB or IAB specifying break
conditions of channel A.
Summary of Contents for SH7705
Page 2: ......
Page 70: ...Rev 2 00 09 03 page 24 of 690 ...
Page 194: ...Rev 2 00 09 03 page 148 of 690 ...
Page 284: ...Rev 2 00 09 03 page 238 of 690 ...
Page 338: ...Rev 2 00 09 03 page 292 of 690 ...
Page 354: ...Rev 2 00 09 03 page 308 of 690 ...
Page 374: ...Rev 2 00 09 03 page 328 of 690 ...
Page 420: ...Rev 2 00 09 03 page 374 of 690 ...
Page 476: ...Rev 2 00 09 03 page 430 of 690 ...
Page 482: ...Rev 2 00 09 03 page 436 of 690 ...
Page 552: ...Rev 2 00 09 03 page 506 of 690 ...
Page 630: ...Rev 2 00 09 03 page 584 of 690 ...
Page 739: ...SH7705 Group Hardware Manual REJ09B0082 0200O ...