Rev. 2.00, 09/03, page 287 of 690
Note:
WTCNT differs from other registers in that it is more difficult to write to. See section
10.2.3, Notes on Register Access, for details.
10.2.2
Watchdog Timer Control/Status Register (WTCSR)
The watchdog timer control/status register (WTCSR) is an 8-bit readable/writable register
composed of bits to select the clock used for the count, overflow flags, and enable bits.
WTCSR holds its value in an internal reset due to the WDT overflow. WTCSR is initialized to
H'00 only by a power-on reset using the
RESETP pin.
When used to count the clock settling time for canceling a software standby, it retains its value
after counter overflow. Use a word access to write to the WTCSR counter, with H'A5 in the upper
byte. Use a byte access to read WTCSR.
Note:
WTCSR differs from other registers in that it is more difficult to write to. See section
10.2.3, Notes on Register Access, for details.
Summary of Contents for SH7705
Page 2: ......
Page 70: ...Rev 2 00 09 03 page 24 of 690 ...
Page 194: ...Rev 2 00 09 03 page 148 of 690 ...
Page 284: ...Rev 2 00 09 03 page 238 of 690 ...
Page 338: ...Rev 2 00 09 03 page 292 of 690 ...
Page 354: ...Rev 2 00 09 03 page 308 of 690 ...
Page 374: ...Rev 2 00 09 03 page 328 of 690 ...
Page 420: ...Rev 2 00 09 03 page 374 of 690 ...
Page 476: ...Rev 2 00 09 03 page 430 of 690 ...
Page 482: ...Rev 2 00 09 03 page 436 of 690 ...
Page 552: ...Rev 2 00 09 03 page 506 of 690 ...
Page 630: ...Rev 2 00 09 03 page 584 of 690 ...
Page 739: ...SH7705 Group Hardware Manual REJ09B0082 0200O ...