Rev. 2.00, 09/03, page 233 of 690
7.10
Byte-Selection SRAM Interface
The byte-selection SRAM interface is for outputting the byte-selection signal (
WEn) in both read
and write bus cycles. This interface has 16-bit data pins and accesses SRAM that has an upper
byte-selection pin and a lower byte-selection pin, such as UB and LB. The write access timing is
the same as that for the normal space interface. The read access timing differs from that for the
normal space interface in the
WEn timing, and a byte-selection signal is output from the WEn pin.
The basic access timing is shown in figure 7.31.
Note that in a write cycle, data is written in accordance with the byte-selection pin (
WEn) timing.
Check the data sheet of the memory to be used for the actual timing.
CKIO
A25 to A0
CSn
WEn
RD/
WR
RD
RD
D31 to D0
D31 to D0
RD/
WR
BS
DACKn
*
T
1
T
2
High
Write
Read
Note:
*
The waveform for DACKn is when active low is specified.
Figure 7.31 Byte-Selection SRAM Basic Access Timing
Summary of Contents for SH7705
Page 2: ......
Page 70: ...Rev 2 00 09 03 page 24 of 690 ...
Page 194: ...Rev 2 00 09 03 page 148 of 690 ...
Page 284: ...Rev 2 00 09 03 page 238 of 690 ...
Page 338: ...Rev 2 00 09 03 page 292 of 690 ...
Page 354: ...Rev 2 00 09 03 page 308 of 690 ...
Page 374: ...Rev 2 00 09 03 page 328 of 690 ...
Page 420: ...Rev 2 00 09 03 page 374 of 690 ...
Page 476: ...Rev 2 00 09 03 page 430 of 690 ...
Page 482: ...Rev 2 00 09 03 page 436 of 690 ...
Page 552: ...Rev 2 00 09 03 page 506 of 690 ...
Page 630: ...Rev 2 00 09 03 page 584 of 690 ...
Page 739: ...SH7705 Group Hardware Manual REJ09B0082 0200O ...