Rev. 2.00, 09/03, page 327 of 690
13.3.2
CMCNT Count Timing
One of four clocks (P
φ
/4, P
φ
/8, P
φ
/16, P
φ
/64) obtained by dividing the peripheral clock (P
φ
) can
be selected by the CKS1 and CKS0 bits in CMCSR. Figure 13.3 shows the timing.
N+1
Internal clock
CMCNT input
clock
CMCNT
N-1
N
P
φ
Figure 13.3 Count Timing
13.3.3
Compare Match Flag Set Timing
The CMF bit in CMCSR is set to 1 by the compare match signal generated when CMCOR and
CMCNT match. The compare match signal is generated upon the final state of the match (timing
at which the CMCNT matching count value is updated to H'0000). Consequently, after CMCOR
and CMCNT match, a compare match signal will not be generated until a CMCNT clock is input.
Figure 13.4 shows the CMF bit set timing.
CMCOR
CMCNT
input clock
Compare
match signal
CMF
CMI
CMCNT
N
N
0
P
φ
Figure 13.4 CMF Set Timing
Summary of Contents for SH7705
Page 2: ......
Page 70: ...Rev 2 00 09 03 page 24 of 690 ...
Page 194: ...Rev 2 00 09 03 page 148 of 690 ...
Page 284: ...Rev 2 00 09 03 page 238 of 690 ...
Page 338: ...Rev 2 00 09 03 page 292 of 690 ...
Page 354: ...Rev 2 00 09 03 page 308 of 690 ...
Page 374: ...Rev 2 00 09 03 page 328 of 690 ...
Page 420: ...Rev 2 00 09 03 page 374 of 690 ...
Page 476: ...Rev 2 00 09 03 page 430 of 690 ...
Page 482: ...Rev 2 00 09 03 page 436 of 690 ...
Page 552: ...Rev 2 00 09 03 page 506 of 690 ...
Page 630: ...Rev 2 00 09 03 page 584 of 690 ...
Page 739: ...SH7705 Group Hardware Manual REJ09B0082 0200O ...