Rev. 2.00, 09/03, page 331 of 690
Divider
Clock
selection
Edge
selection
Comparator
Buffer
Counter
up
Output
control
Channel 0
Channel 2
Channel 1
Same as channel 0
Channel 3
Same as channel 2
clear
TGRA
P
φ
TO0
TO2
TO1
TO3
P
φ
/1
P
φ
/4
P
φ
/16
P
φ
/64
TGRB
TGRC
TGRD
Selector
Clock
selection
Edge
selection
Comparator
Buffer
Counter
up
Output
control
clear
TGRA
TGRB
TGRC
TGRD
Selector
Figure 14.1 Block Diagram of TPU
Summary of Contents for SH7705
Page 2: ......
Page 70: ...Rev 2 00 09 03 page 24 of 690 ...
Page 194: ...Rev 2 00 09 03 page 148 of 690 ...
Page 284: ...Rev 2 00 09 03 page 238 of 690 ...
Page 338: ...Rev 2 00 09 03 page 292 of 690 ...
Page 354: ...Rev 2 00 09 03 page 308 of 690 ...
Page 374: ...Rev 2 00 09 03 page 328 of 690 ...
Page 420: ...Rev 2 00 09 03 page 374 of 690 ...
Page 476: ...Rev 2 00 09 03 page 430 of 690 ...
Page 482: ...Rev 2 00 09 03 page 436 of 690 ...
Page 552: ...Rev 2 00 09 03 page 506 of 690 ...
Page 630: ...Rev 2 00 09 03 page 584 of 690 ...
Page 739: ...SH7705 Group Hardware Manual REJ09B0082 0200O ...