Rev. 2.00, 09/03, page 170 of 690
Bit
Bit
Name
Initial
Value
R/W
Description
6
WM
0
R/W
External Wait Mask Specification
Specify whether or not the external wait input is valid. The
specification by this bit is valid even when the number of
access wait cycle is 0.
0: External wait is valid
1: External wait is ignored
5 to 0
0
R
Reserved
These bits are always read as 0. The write value should
always be 0.
CS4WCR
Bit
Bit
Name
Initial
Value
R/W
Description
31 to 18
0
R
Reserved
These bits are always read as 0. The write value should
always be 0.
17
16
BW1
BW0
0
0
R/W
R/W
Number of Burst Wait Cycles
Specify the number of wait cycles to be inserted between the
second or later access cycles in burst access.
00: 0 cycle
01: 1 cycle
10: 2 cycles
11: 3 cycles
15 to 13
0
R
Reserved
These bits are always read as 0. The write value should
always be 0.
12
11
SW1
SW0
0
0
R/W
R/W
Number of Delay Cycles from Address,
CSn
Assertion to
RD
,
WEn
Assertion
Specify the number of delay cycles from address and
CSn
assertion to
RD
and
WEn
assertion.
00: 0.5 cycles
01: 1.5 cycles
10: 2.5 cycles
11: 3.5 cycles
Summary of Contents for SH7705
Page 2: ......
Page 70: ...Rev 2 00 09 03 page 24 of 690 ...
Page 194: ...Rev 2 00 09 03 page 148 of 690 ...
Page 284: ...Rev 2 00 09 03 page 238 of 690 ...
Page 338: ...Rev 2 00 09 03 page 292 of 690 ...
Page 354: ...Rev 2 00 09 03 page 308 of 690 ...
Page 374: ...Rev 2 00 09 03 page 328 of 690 ...
Page 420: ...Rev 2 00 09 03 page 374 of 690 ...
Page 476: ...Rev 2 00 09 03 page 430 of 690 ...
Page 482: ...Rev 2 00 09 03 page 436 of 690 ...
Page 552: ...Rev 2 00 09 03 page 506 of 690 ...
Page 630: ...Rev 2 00 09 03 page 584 of 690 ...
Page 739: ...SH7705 Group Hardware Manual REJ09B0082 0200O ...