Rev. 2.00, 09/03, page 444 of 690
18.3.5
Interrupt Enable Register 0 (IER0)
IER0 enables the interrupt requests of interrupt flag register 0 (IFR0). When an interrupt flag is set
to 1 while the corresponding bit of each interrupt is set to 1, an interrupt request is sent to the
CPU. The interrupt vector number is determined by the contents of interrupt select register 0
(ISR0).
Bit
Bit Name
Initial Value
R/W
Description
7
BRST
0
R/W
Bus Reset
6
EP1FULL
0
R/W
EP1 FIFO Full
5
EP2TR
0
R/W
EP2 Transfer Request
4
EP2EMPTY
1
R/W
EP2 FIFO Empty
3
SETUPTS
0
R/W
Setup Command Receive Complete
2
EP0oTS
0
R/W
EP0o Receive Complete
1
EP0iTR
0
R/W
EP0i Transfer Request
0
EP0iTS
0
R/W
EP0i Transmit Complete
18.3.6
Interrupt Enable Register 1 (IER1)
IER1 enables the interrupt requests of interrupt flag register 1 (IFR1). When an interrupt flag is set
to 1 while the corresponding bit of each interrupt is set to 1, an interrupt request is sent to the
CPU. The interrupt vector number is determined by the contents of interrupt select register 1
(ISR1).
Bit
Bit Name
Initial Value R/W
Description
7 to 3
0
R
Reserved
These bits are always read as 0. The write value
should always be 0.
2
EP3TR
0
R/W
EP3 Transfer Request
1
EP3TS
0
R/W
EP3 Transmit Complete
0
VBUS
0
R/W
USB Bus Connect
Summary of Contents for SH7705
Page 2: ......
Page 70: ...Rev 2 00 09 03 page 24 of 690 ...
Page 194: ...Rev 2 00 09 03 page 148 of 690 ...
Page 284: ...Rev 2 00 09 03 page 238 of 690 ...
Page 338: ...Rev 2 00 09 03 page 292 of 690 ...
Page 354: ...Rev 2 00 09 03 page 308 of 690 ...
Page 374: ...Rev 2 00 09 03 page 328 of 690 ...
Page 420: ...Rev 2 00 09 03 page 374 of 690 ...
Page 476: ...Rev 2 00 09 03 page 430 of 690 ...
Page 482: ...Rev 2 00 09 03 page 436 of 690 ...
Page 552: ...Rev 2 00 09 03 page 506 of 690 ...
Page 630: ...Rev 2 00 09 03 page 584 of 690 ...
Page 739: ...SH7705 Group Hardware Manual REJ09B0082 0200O ...