Rev. 2.00, 09/03, page xvi of xlvi
Item
Page
Revisions (See Manual for Details)
25.3.1 Clock Timing
Figure 25.5 Power-On
Oscillation Settling Time
633
Figure amended
V
CC
min
t
RESPW
t
RESPS
t
OSC1
V
CC
RESETP
TRST
CKIO,
internal clock
Stable oscillation
25.3.2 Control Signal
Timing
Table 25.6 Control Signal
Timing
636
Conditions amended
(Conditions: V
CC
Q = V
CC
-RTC = V
CC
-USB = 3.0 to 3.6 V,
V
CC
= V
CC
-PLL1 = V
CC
-PLL2 = 1.4 to 1.6 V, AV
CC
= 3.0 to
3.6 V, V
SS
Q = V
SS
= V
SS
-RTC = V
SS
-USB = V
SS
-PLL1 = V
SS
-
PLL2 = AV
SS
= 0 V, T
a
= –20 to 75°C, Clock mode
0/1/2/4/5/6/7)
Note
*
1 amended
Note: 1.
RESETP
,
RESETM
, NMI, and IRQ5 to IRQ0 are
asynchronous.
⋅⋅⋅⋅⋅⋅
Figure 25.15 Pin Drive
Timing at Standby
638
Figure amended
CKIO
t
STD
STATUS 0
STATUS 1
Normal mode
Normal mode
Standby mode
25.3.4 Basic Timing
Figure 25.16 Basic Bus
Cycle (No Wait)
640
Note
*
2 added
t
AH
t
WED
t
WED
t
WDH1
t
WDH4
t
WDD1
WEn
*
2
D31 to D0
Write
Notes: 1. DACKn is a waveform when active-low is specified.
2. Output timing is the same when reading byte-selection SRAM.
Figure 25.17 Basic Bus
Cycle (One Software Wait)
641
Note
*
2 added
t
WED
t
WED
t
AH
t
WDH1
t
WDH4
t
WDD1
WEn
*
2
D31 to D0
Notes: 1. DACKn is a waveform when active-low is specified.
2. Output timing is the same when reading byte-selection SRAM.
Write
Summary of Contents for SH7705
Page 2: ......
Page 70: ...Rev 2 00 09 03 page 24 of 690 ...
Page 194: ...Rev 2 00 09 03 page 148 of 690 ...
Page 284: ...Rev 2 00 09 03 page 238 of 690 ...
Page 338: ...Rev 2 00 09 03 page 292 of 690 ...
Page 354: ...Rev 2 00 09 03 page 308 of 690 ...
Page 374: ...Rev 2 00 09 03 page 328 of 690 ...
Page 420: ...Rev 2 00 09 03 page 374 of 690 ...
Page 476: ...Rev 2 00 09 03 page 430 of 690 ...
Page 482: ...Rev 2 00 09 03 page 436 of 690 ...
Page 552: ...Rev 2 00 09 03 page 506 of 690 ...
Page 630: ...Rev 2 00 09 03 page 584 of 690 ...
Page 739: ...SH7705 Group Hardware Manual REJ09B0082 0200O ...