
NUC126
Aug. 08, 2018
Page
95
of 943
Rev 1.03
NUC12
6 S
E
RI
E
S
T
E
CH
NI
CA
L R
E
F
E
RE
NCE
MA
NUA
L
Peripheral Reset Control Register 0 (SYS_IPRST0)
Register
Offset
R/W
Description
Reset Value
SYS_IPRST0
0x08
R/W
Peripheral Reset Control Register 0
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
Reserved
7
6
5
4
3
2
1
0
CRCRST
Reserved
HDIVRST
EBIRST
PDMARST
CPURST
CHIPRST
Bits
Description
[31:8]
Reserved
Reserved.
[7]
CRCRST
CRC Calculation Controller Reset (Write Protect)
Set this bit to 1 will generate a reset signal to the CRC calculation controller. User needs to
set this bit to 0 to release from the reset state.
0 = CRC calculation controller normal operation.
1 = CRC calculation controller reset.
Note:
This bit is write protected. Refer to the SYS_REGLCTL register.
[6:5]
Reserved
Reserved.
[4]
HDIVRST
HDIV Controller Reset (Write Protect)
Set this bit to 1 will generate a reset signal to the HDIV controller. User needs to set this bit
to 0 to release from the reset state.
0 = HDIV controller normal operation.
1 = HDIV controller reset.
Note:
This bit is write protected. Refer to the SYS_REGLCTL register.
[3]
EBIRST
EBI Controller Reset (Write Protect)
Set this bit to 1 will generate a reset signal to the EBI. User needs to set this bit to 0 to
release from the reset state.
0 = EBI controller normal operation.
1 = EBI controller reset.
Note:
This bit is write protected. Refer to the SYS_REGLCTL register.
[2]
PDMARST
PDMA Controller Reset (Write Protect)
Setting this bit to 1 will generate a reset signal to the PDMA. User needs to set this bit to 0
to release from reset state.
0 = PDMA controller normal operation.
1 = PDMA controller reset.
Note:
This bit is write protected. Refer to the SYS_REGLCTL register.
[1]
CPURST
Processor Core One-shot Reset (Write Protect)
Setting this bit will only reset the processor core and Flash Memory Controller(FMC), and