
NUC126
Aug. 08, 2018
Page
180
of 943
Rev 1.03
NUC12
6 S
E
RI
E
S
T
E
CH
NI
CA
L R
E
F
E
RE
NCE
MA
NUA
L
AHB Devices Clock Enable Control Register (CLK_AHBCLK)
The bits in this register are used to enable/disable clock for system clock, AHB bus devices clock.
Register
Offset
R/W
Description
Reset Value
CLK_AHBCL
K
0x04
R/W
AHB Devices Clock Enable Control Register
0x003F_8004
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
Reserved
GPIOFCKEN GPIOECKEN GPIODCKEN GPIOCCKEN GPIOBCKEN GPIOACKEN
15
14
13
12
11
10
9
8
FMCIDLE
Reserved
7
6
5
4
3
2
1
0
CRCCKEN
Reserved
HDIVCKEN
EBICKEN
ISPCKEN
PDMACKEN
Reserved
Bits
Description
[31:22]
Reserved
Reserved.
[21]
GPIOFCKEN
General Purpose I/O PF Group Clock Enable Bit
0 = GPIO PF group clock Disabled.
1 = GPIO PF group clock Enabled.
[20]
GPIOECKEN
General Purpose I/O PE Group Clock Enable Bit
0 = GPIO PE group clock Disabled.
1 = GPIO PE group clock Enabled.
[19]
GPIODCKEN
General Purpose I/O PD Group Clock Enable Bit
0 = GPIO PD group clock Disabled.
1 = GPIO PD group clock Enabled.
[18]
GPIOCCKEN
General Purpose I/O PC Group Clock Enable Bit
0 = GPIO PC group clock Disabled.
1 = GPIO PC group clock Enabled.
[17]
GPIOBCKEN
General Purpose I/O PB Group Clock Enable Bit
0 = GPIO PB group clock Disabled.
1 = GPIO PB group clock Enabled.
[16]
GPIOACKEN
General Purpose I/O PA Group Clock Enable Bit
0 = GPIO PA group clock Disabled.
1 = GPIO PA group clock Enabled.
[15]
FMCIDLE
Flash Memory Controller Clock Enable Bit in IDLE Mode
0 = FMC peripheral clock Disabled when chip operating at IDLE mode.
1 = FMC peripheral clock Enabled when chip operating at IDLE mode.
[14:8]
Reserved
Reserved.