
NUC126
Aug. 08, 2018
Page
260
of 943
Rev 1.03
NUC12
6 S
E
RI
E
S
T
E
CH
NI
CA
L R
E
F
E
RE
NCE
MA
NUA
L
Bits
Description
is disabled, i.e. ACMPEN (ACMP_CTL1[0]) is cleared to 0.
[4]
ACMPO0
Comparator 0 Output
Synchronized to the PCLK to allow reading by software. Cleared when the comparator 0
is disabled, i.e. ACMPEN (ACMP_CTL0[0]) is cleared to 0.
[3:2]
Reserved
Reserved.
[1]
ACMPIF1
Comparator 1 Interrupt Flag
This bit is set by hardware when the edge condition defined by INTPOL
(ACMP_CTL1[9:8]) is detected on comparator 1 output. This will cause an interrupt if
ACMPIE (ACMP_CTL1[1]) is set to 1.
Note:
Write 1 to clear this bit to 0.
[0]
ACMPIF0
Comparator 0 Interrupt Flag
This bit is set by hardware when the edge condition defined by INTPOL
(ACMP_CTL0[9:8]) is detected on comparator 0 output. This will generate an interrupt if
ACMPIE (ACMP_CTL0[1]) is set to 1.
Note:
Write 1 to clear this bit to 0.