
NUC126
Aug. 08, 2018
Page
326
of 943
Rev 1.03
NUC12
6 S
E
RI
E
S
T
E
CH
NI
CA
L R
E
F
E
RE
NCE
MA
NUA
L
Port A-F De-Bounce Enable Control (Px_DBEN)
Register
Offset
R/W
Description
Reset Value
PA_DBEN
0x014
R/W
PA De-Bounce Enable Control
0x0000_0000
PB_DBEN
0x054
R/W
PB De-Bounce Enable Control
0x0000_0000
PC_DBEN
0x094
R/W
PC De-Bounce Enable Control
0x0000_0000
PD_DBEN
0x0D4
R/W
PD De-Bounce Enable Control
0x0000_0000
PE_DBEN
0x114
R/W
PE De-Bounce Enable Control
0x0000_0000
PF_DBEN
0x154
R/W
PF De-Bounce Enable Control
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
DBEN[n]
7
6
5
4
3
2
1
0
DBEN[n]
Bits
Description
[31:16]
Reserved
Reserved.
[n]
n=0,1..15
DBEN[n]
Port A-f Pin[n] Input Signal De-bounce Enable Bit
The DBEN[n] bit is used to enable the de-bounce function for each corresponding bit. If
the input signal pulse width cannot be sampled by continuous two de-bounce sample
cycle, the input signal transition is seen as the signal bounce and will not trigger the
interrupt. The de-bounce clock source is controlled by DBCLKSRC (GPIO_DBCTL [4]),
one de-bounce sample cycle period is controlled by DBCLKSEL (GPIO_DBCTL [3:0]).
0 = Px.n de-bounce function Disabled.
1 = Px.n de-bounce function Enabled.
The de-bounce function is valid only for edge triggered interrupt. If the interrupt mode is
level triggered, the de-bounce enable bit is ignored.
Note1:
Max. n=15 for port A/B/C/D/E.
Max. n=7 for port F.
Note2:
The PE.14/PE.15 pin is ignored.