
NUC126
Aug. 08, 2018
Page
691
of 943
Rev 1.03
NUC12
6 S
E
RI
E
S
T
E
CH
NI
CA
L R
E
F
E
RE
NCE
MA
NUA
L
Timer PWM Software Trigger Brake Control Register (TIMERx PWMSWBRK)
Register
Offset
R/W
Description
Reset Value
TIMER0_PWM
SWBRK
T0x7C W
Timer0 PWM Software Trigger Brake Control Register
0x0000_0000
TIMER1_PWM
SWBRK
T0x17C W
Timer1 PWM Software Trigger Brake Control Register
0x0000_0000
TIMER2_PWM
SWBRK
T0x7C W
Timer2 PWM Software Trigger Brake Control Register
0x0000_0000
TIMER3_PWM
SWBRK
T0x17C W
Timer3 PWM Software Trigger Brake Control Register
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
Reserved
BRKLTRG
7
6
5
4
3
2
1
0
Reserved
BRKETRG
Bits
Description
[31:9]
Reserved
Reserved.
[8]
BRKLTRG
Software Trigger Level-detect Brake Source (Write Only) (Write Protect)
Write 1 to this bit will trigger PWM level-detect brake source, then BRKLIF0 and
BRKLIF1 will set to 1 automatically in TIMERx_PWMINTSTS1 register.
Note:
This register is write protected. Refer to SYS_REGLCTL register.
[7:1]
Reserved
Reserved.
[0]
BRKETRG
Software Trigger Edge-detect Brake Source (Write Only) (Write Protect)
Write 1 to this bit will trigger PWM edge-detect brake source, then BRKEIF0 and
BRKEIF1 will set to 1 automatically in TIMERx_PWMINTSTS1 register.
Note:
This register is write protected. Refer to SYS_REGLCTL register.