
NUC126
Aug. 08, 2018
Page
185
of 943
Rev 1.03
NUC12
6 S
E
RI
E
S
T
E
CH
NI
CA
L R
E
F
E
RE
NCE
MA
NUA
L
APB Devices Clock Enable Control Register 1 (CLK_APBCLK1)
The bits in this register are used to enable/disable clock for peripheral controller clocks.
Register
Offset
R/W
Description
Reset Value
CLK_APBCL
K1
0x30
R/W
APB Devices Clock Enable Control Register 1
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
Reserved
USCI2CKEN
USCI1CKEN
USCI0CKEN
7
6
5
4
3
2
1
0
Reserved
SC1CKEN
SC0CKEN
Bits
Description
[31:11]
Reserved
Reserved.
[10]
USCI2CKEN
USCI2 Clock Enable Bit
0 = USCI2 clock Disabled.
1 = USCI2 clock Enabled.
[9]
USCI1CKEN
USCI1 Clock Enable Bit
0 = USCI1 clock Disabled.
1 = USCI1 clock Enabled.
[8]
USCI0CKEN
USCI0 Clock Enable Bit
0 = USCI0 clock Disabled.
1 = USCI0 clock Enabled.
[7:2]
Reserved
Reserved.
[1]
SC1CKEN
SC1 Clock Enable Bit
0 = SC1 clock Disabled.
1 = SC1 clock Enabled.
[0]
SC0CKEN
SC0 Clock Enable Bit
0 = SC0 Clock Disabled.
1 = SC0 Clock Enabled.