
NUC126
Aug. 08, 2018
Page
816
of 943
Rev 1.03
NUC12
6 S
E
RI
E
S
T
E
CH
NI
CA
L R
E
F
E
RE
NCE
MA
NUA
L
6.22.3 Block Diagram
Peripheral
Device
User
Interface
Control Register
Data
Buffer
Data
Shift
Unit
Protocol
Processor
Unit
(I
2
C)
Input
Processor
Buffer
Control
Interrupt
Generation
USCI_DATx
To Interrupt
Signal
USCI_CLK
Wake-up
Control
Baud Rate
Generation
f
PCLK
Output
Configuration
Figure 6.22-2 USCI I²C Mode Block Diagram
6.22.4
Basic Configuration
6.22.4.1 Basic Configuration of USCI0-I2C
Clock Source Configuration
–
Enable USCI0-I2C peripheral clock in USCI0CKEN (CLK_APBCLK1[8]).
Reset Configuration
–
Reset USCI0-I2C controller in USCI0RST (SYS_IPRST2[8]).
Pin Configuration
Group
Pin Name
GPIO
MFP
USCI0
USCI0_CLK
PE.5
MFP4
PC.4
MFP5
PB.9
MFP8
USCI0_CTL0
PE.4
MFP4
PC.3
MFP5
PB.8, PE.2
MFP8
USCI0_CTL1
PC.2, PC.7
MFP4
PB.4
MFP8
USCI0_DAT0
PC.0, PC.5
MFP4