
NUC126
Aug. 08, 2018
Page
606
of 943
Rev 1.03
NUC12
6 S
E
RI
E
S
T
E
CH
NI
CA
L R
E
F
E
RE
NCE
MA
NUA
L
6.16.8
Register Map
R
: read only,
W
: write only,
R/W
: both read and write
Register
Offset
R/W
Description
Reset Value
SPI Base Address:
SPIx_BA = 0x400 (0x0000_4000 * x)
x=0, 1
SPIx_CTL
0x00
R/W SPI Control Register
0x0000_0034
SPIx_CLKDIV
0x04
R/W SPI Clock Divider Register
0x0000_0000
SPIx_SSCTL
0x08
R/W SPI Slave Select Control Register
0x0000_0000
SPIx_PDMACTL
0x0C
R/W SPI PDMA Control Register
0x0000_0000
SPIx_FIFOCTL
0x10
R/W SPI FIFO Control Register
0x2200_0000
SPIx_STATUS
0x14
R/W SPI Status Register
0x0005_0110
SPIx_TX
0x20
W
SPI Data Transmit Register
0x0000_0000
SPIx_RX
0x30
R
SPI Data Receive Register
0x0000_0000
SPIx_I2SCTL
0x60
R/W I
2
S Control Register
0x0000_0000
SPIx_I2SCLK
0x64
R/W I
2
S Clock Divider Control Register
0x0000_0000
SPIx_I2SSTS
0x68
R/W I
2
S Status Register
0x0005_0100