
NUC126
Aug. 08, 2018
Page
22
of 943
Rev 1.03
NUC12
6 S
E
RI
E
S
T
E
CH
NI
CA
L R
E
F
E
RE
NCE
MA
NUA
L
Supports 16-bit resolution PWM counter, each timer provides 1 PWM counter
Supports up, down and up/down counter operation type
Supports one-shot or Auto-reload counter operation mode
Supports mask function and tri-state enable for each PWM pin
Supports brake function
Supports interrupt when PWM counter match zero, period value or compared
value, and brake condition happened
Supports trigger ADC when PWM counter match zero, period value or compared
value
Watchdog Timer
–
Supports multiple clock sources from LIRC(default selection), HCLK/2048 and LXT
8 selectable time-out period from 1.6ms ~ 26.0sec (depending on clock source)
–
Able to wake up from Power-down or Idle mode
–
Interrupt or reset selectable on watchdog time-out
Window Watchdog Timer
–
Supports multiple clock sources from HCLK/2048 (default selection) and LIRC
Window set by 6-bit counter with 11-bit prescale
–
Interrupt or reset selectable on time-out
RTC
–
Supports separate battery power pin V
BAT
–
Supports software compensation by setting frequency compensate register (FCR)
–
Supports RTC counter (second, minute, hour) and calendar counter (day, month, year)
–
Supports Alarm registers (second, minute, hour, day, month, year)
–
Supports Alarm mask registers
–
Selectable 12-hour or 24-hour mode
–
Automatic leap year recognition
–
Supports periodic time tick interrupt with 8 period options 1/128, 1/64, 1/32, 1/16, 1/8,
1/4, 1/2 and 1 second
–
Supports wake-up function
PWM
–
Supports maximum clock frequency up to144MHz
–
Supports up to two PWM modules, each module provides 6 output channels.
–
Supports independent mode for PWM output/Capture input channel
–
Supports complementary mode for 2 complementary paired PWM output channel
Dead-time insertion with 12-bit resolution
Two compared values during one period
–
Supports 12-bit pre-scalar from 1 to 4096
–
Supports 16-bit resolution PWM counter
Up, down and up/down counter operation type
–
Supports mask function and tri-state enable for each PWM pin
–
Supports brake function
Brake source from pin and system safety events: clock failed, Brown-out
detection and CPU lockup.
Noise filter for brake source from pin
Edge detect brake source to control brake state until brake interrupt cleared
Level detect brake source to auto recover function after brake condition removed
–
Supports interrupt on the following events:
PWM counter match zero, period value or compared value
Brake condition happened
–
Supports trigger ADC on the following events: