
NUC126
Aug. 08, 2018
Page
467
of 943
Rev 1.03
NUC12
6 S
E
RI
E
S
T
E
CH
NI
CA
L R
E
F
E
RE
NCE
MA
NUA
L
PWM Dead-Time Control Register 0_1, 2_3, 4_5 (PWM_DTCTL0_1, 2_3, 4_5)
Register
Offset
R/W
Description
Reset Value
PWM_DTCTL
0_1
0x70
R/W
PWM Dead-Time Control Register 0/1
0x0000_0000
PWM_DTCTL
2_3
0x74
R/W
PWM Dead-Time Control Register 2/3
0x0000_0000
PWM_DTCTL
4_5
0x78
R/W
PWM Dead-Time Control Register 4/5
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
DTCKSEL
23
22
21
20
19
18
17
16
Reserved
DTEN
15
14
13
12
11
10
9
8
Reserved
DTCNT
7
6
5
4
3
2
1
0
DTCNT
Bits
Description
[31:25]
Reserved
Reserved.
[24]
DTCKSEL
Dead-time Clock Select (Write Protect)
0 = Dead-time clock source from PWMx_CLK without counter clock prescale.
1 = Dead-time clock source from prescaler output with counter clock prescale.
Note:
This register is write protected. Refer to SYS_REGLCTL register.
[23:17]
Reserved
Reserved.
[16]
DTEN
Enable Dead-time Insertion for PWM Pair (PWMx_CH0, PWMx_CH1) (PWMx_CH2,
PWMx_CH3) (PWMx_CH4, PWMx_CH5) (Write Protect)
Dead-time insertion is only active when this pair of complementary PWM is enabled. If
dead- time insertion is inactive, the outputs of pin pair are complementary without any
delay.
0 = Dead-time insertion Disabled on the pin pair.
1 = Dead-time insertion Enabled on the pin pair.
Note:
This register is write protected. Refer to SYS_REGLCTL register.
[15:12]
Reserved
Reserved.
[11:0]
DTCNT
Dead-time Counter (Write Protect)
The dead-time can be calculated from the following formula:
Dead-time = (DTCNT+1) * PWMx_CLK period, if DTCKSEL bit is 0.
Dead-time = (DTCNT+1) * (CLKPSC (PWM_CLKPSCn [11:0])+1)*PWMx_CLK period, if
DTCKSEL bit is 1.
Note:
This register is write protected. Refer to SYS_REGLCTL register.