
NUC126
Aug. 08, 2018
Page
368
of 943
Rev 1.03
NUC12
6 S
E
RI
E
S
T
E
CH
NI
CA
L R
E
F
E
RE
NCE
MA
NUA
L
I
2
C Slave Address Register (ADDRx)
Register
Offset
R/W
Description
Reset Value
I2C_ADDR0
0x04
R/W
I
2
C Slave Address Register0
0x0000_0000
I2C_ADDR1
0x18
R/W
I
2
C Slave Address Register1
0x0000_0000
I2C_ADDR2
0x1C
R/W
I
2
C Slave Address Register2
0x0000_0000
I2C_ADDR3
0x20
R/W
I
2
C Slave Address Register3
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
Reserved
7
6
5
4
3
2
1
0
ADDR
GC
Bits
Description
[31:8]
Reserved
Reserved.
[7:1]
ADDR
I
2
C Address
The content of this register is irrelevant when I
2
C is in Master mode. In the slave mode, the
seven most s
ignificant bits must be loaded with the chip’s own address. The I
2
C hardware
will react if either of the address is matched.
[0]
GC
General Call Function
0 = General Call Function Disabled.
1 = General Call Function Enabled.