
NUC126
Aug. 08, 2018
Page
193
of 943
Rev 1.03
NUC12
6 S
E
RI
E
S
T
E
CH
NI
CA
L R
E
F
E
RE
NCE
MA
NUA
L
Clock Divider Number Register 0 (CLK_CLKDIV0)
Register
Offset
R/W
Description
Reset Value
CLK_CLKDIV0
0x18
R/W
Clock Divider Number Register 0
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
ADCDIV
15
14
13
12
11
10
9
8
Reserved
UARTDIV
7
6
5
4
3
2
1
0
USBDIV
HCLKDIV
Bits
Description
[31:24]
Reserved
Reserved.
[23:16]
ADCDIV
ADC Clock Divide Number From ADC Clock Source
ADC clock frequency = (ADC clock source frequency) / ( 1).
[15:12]
Reserved
Reserved.
[11:8]
UARTDIV
UART Clock Divide Number From UART Clock Source
UART clock frequency = (UART clock source frequency) / (U 1).
[7:4]
USBDIV
USB Clock Divide Number From PLL Source
USB clock frequency = (PLL frequency) / ( 1).
Note:
If the HIRC48 is selected, it is delivery to USB clock directly.
[3:0]
HCLKDIV
HCLK Clock Divide Number From HCLK Clock Source
HCLK clock frequency = (HCLK clock source frequency) / (H 1).