
NUC126
Aug. 08, 2018
Page
323
of 943
Rev 1.03
NUC12
6 S
E
RI
E
S
T
E
CH
NI
CA
L R
E
F
E
RE
NCE
MA
NUA
L
Port A-F Data Output Value (Px_DOUT)
Register
Offset
R/W
Description
Reset Value
PA_DOUT
0x008
R/W
PA Data Output Value
0x0000_FFFF
PB_DOUT
0x048
R/W
PB Data Output Value
0x0000_FFFF
PC_DOUT
0x088
R/W
PC Data Output Value
0x0000_FFFF
PD_DOUT
0x0C8
R/W
PD Data Output Value
0x0000_FFFF
PE_DOUT
0x108
R/W
PE Data Output Value
0x0000_3FFF
PF_DOUT
0x148
R/W
PF Data Output Value
0x0000_00FF
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
DOUT[n]
7
6
5
4
3
2
1
0
DOUT[n]
Bits
Description
[31:16]
Reserved
Reserved.
[n]
n=0,1..15
DOUT[n]
Port A-f Pin[n] Output Value
Each of these bits controls the status of a Px.n pin when the Px.n is configured as Push-
pull output, Open-drain output or Quasi-bidirectional mode.
0 = Px.n will drive Low if the Px.n pin is configured as Push-pull output, Open-drain
output or Quasi-bidirectional mode.
1 = Px.n will drive High if the Px.n pin is configured as Push-pull output or Quasi-
bidirectional mode.
Note1:
Max. n=15 for port A/B/C/D/E.
Max. n=7 for port F.
Note2:
The PE.14/PE.15 pin is ignored.